blob: 789470a204c78fe1e0bee2ec7c2e288b5262d020 [file] [log] [blame]
Patrick Georgi02363b52020-05-05 20:48:50 +02001/* This file is part of the coreboot project. */
Patrick Georgiac959032020-05-05 22:49:26 +02002/* SPDX-License-Identifier: GPL-2.0-or-later */
Ravi Sarawadiefa606b2017-08-04 16:26:09 -07003
4#include <device/device.h>
5#include <device/pci.h>
6#include <device/pci_ids.h>
Shaunak Sahabd427802017-07-18 00:19:33 -07007#include <intelblocks/acpi.h>
Ravi Sarawadiefa606b2017-08-04 16:26:09 -07008#include <intelblocks/lpc_lib.h>
Ravi Sarawadiefa606b2017-08-04 16:26:09 -07009#include <soc/pm.h>
10
Subrata Banik88852062018-01-10 10:51:50 +053011/* SoC overrides */
12
Ravi Sarawadiefa606b2017-08-04 16:26:09 -070013/* Common weak definition, needs to be implemented in each soc LPC driver. */
Aaron Durbin64031672018-04-21 14:45:32 -060014__weak void lpc_soc_init(struct device *dev)
Ravi Sarawadiefa606b2017-08-04 16:26:09 -070015{
Subrata Banik88852062018-01-10 10:51:50 +053016 /* no-op */
Ravi Sarawadiefa606b2017-08-04 16:26:09 -070017}
18
Subrata Banik88852062018-01-10 10:51:50 +053019/* Fill up LPC IO resource structure inside SoC directory */
Aaron Durbin64031672018-04-21 14:45:32 -060020__weak void pch_lpc_soc_fill_io_resources(struct device *dev)
Subrata Banik88852062018-01-10 10:51:50 +053021{
22 /* no-op */
23}
24
25void pch_lpc_add_new_resource(struct device *dev, uint8_t offset,
26 uintptr_t base, size_t size, unsigned long flags)
27{
28 struct resource *res;
29 res = new_resource(dev, offset);
30 res->base = base;
31 res->size = size;
32 res->flags = flags;
33}
34
Elyes HAOUAS4a131262018-09-16 17:35:48 +020035static void pch_lpc_add_io_resources(struct device *dev)
Subrata Banik88852062018-01-10 10:51:50 +053036{
37 /* Add the default claimed legacy IO range for the LPC device. */
38 pch_lpc_add_new_resource(dev, 0, 0, 0x1000, IORESOURCE_IO |
39 IORESOURCE_ASSIGNED | IORESOURCE_FIXED);
40
41 /* SoC IO resource overrides */
42 pch_lpc_soc_fill_io_resources(dev);
43}
44
Elyes HAOUAS4a131262018-09-16 17:35:48 +020045static void pch_lpc_read_resources(struct device *dev)
Ravi Sarawadiefa606b2017-08-04 16:26:09 -070046{
47 /* Get the PCI resources of this device. */
48 pci_dev_read_resources(dev);
49
50 /* Add IO resources to LPC. */
Subrata Banik88852062018-01-10 10:51:50 +053051 pch_lpc_add_io_resources(dev);
Ravi Sarawadiefa606b2017-08-04 16:26:09 -070052}
53
Subrata Banik88852062018-01-10 10:51:50 +053054static void pch_lpc_set_child_resources(struct device *dev);
Ravi Sarawadiefa606b2017-08-04 16:26:09 -070055
Subrata Banik88852062018-01-10 10:51:50 +053056static void pch_lpc_loop_resources(struct device *dev)
Ravi Sarawadiefa606b2017-08-04 16:26:09 -070057{
58 struct resource *res;
59
60 for (res = dev->resource_list; res; res = res->next) {
61 if (res->flags & IORESOURCE_IO)
62 lpc_open_pmio_window(res->base, res->size);
63
64 if (res->flags & IORESOURCE_MEM) {
65 /* Check if this is already decoded. */
66 if (lpc_fits_fixed_mmio_window(res->base, res->size))
67 continue;
68
69 lpc_open_mmio_window(res->base, res->size);
70 }
71 }
Subrata Banik88852062018-01-10 10:51:50 +053072 pch_lpc_set_child_resources(dev);
Ravi Sarawadiefa606b2017-08-04 16:26:09 -070073}
74
75/*
76 * Loop through all the child devices' resources, and open up windows to the
77 * LPC bus, as appropriate.
78 */
Subrata Banik88852062018-01-10 10:51:50 +053079static void pch_lpc_set_child_resources(struct device *dev)
Ravi Sarawadiefa606b2017-08-04 16:26:09 -070080{
81 struct bus *link;
82 struct device *child;
83
84 for (link = dev->link_list; link; link = link->next) {
85 for (child = link->children; child; child = child->sibling)
Subrata Banik88852062018-01-10 10:51:50 +053086 pch_lpc_loop_resources(child);
Ravi Sarawadiefa606b2017-08-04 16:26:09 -070087 }
88}
89
Elyes HAOUAS4a131262018-09-16 17:35:48 +020090static void pch_lpc_set_resources(struct device *dev)
Ravi Sarawadiefa606b2017-08-04 16:26:09 -070091{
92 pci_dev_set_resources(dev);
93
94 /* Now open up windows to devices which have declared resources. */
Subrata Banik88852062018-01-10 10:51:50 +053095 pch_lpc_set_child_resources(dev);
Ravi Sarawadiefa606b2017-08-04 16:26:09 -070096}
97
98static struct device_operations device_ops = {
Nico Huber68680dd2020-03-31 17:34:52 +020099 .read_resources = pch_lpc_read_resources,
100 .set_resources = pch_lpc_set_resources,
101 .enable_resources = pci_dev_enable_resources,
Karthikeyan Ramasubramanian0e971e12020-01-09 11:32:16 -0700102#if CONFIG(HAVE_ACPI_TABLES)
Nico Huber68680dd2020-03-31 17:34:52 +0200103 .write_acpi_tables = southbridge_write_acpi_tables,
104 .acpi_inject_dsdt = southbridge_inject_dsdt,
Karthikeyan Ramasubramanian0e971e12020-01-09 11:32:16 -0700105#endif
Nico Huber68680dd2020-03-31 17:34:52 +0200106 .init = lpc_soc_init,
107 .scan_bus = scan_static_bus,
108 .ops_pci = &pci_dev_ops_pci,
Ravi Sarawadiefa606b2017-08-04 16:26:09 -0700109};
110
111static const unsigned short pci_device_ids[] = {
112 PCI_DEVICE_ID_INTEL_SPT_LP_SAMPLE,
113 PCI_DEVICE_ID_INTEL_SPT_LP_U_BASE,
114 PCI_DEVICE_ID_INTEL_SPT_LP_U_PREMIUM,
115 PCI_DEVICE_ID_INTEL_SPT_LP_Y_PREMIUM,
Maxim Polyakov7a732b42019-02-25 10:48:39 +0300116 PCI_DEVICE_ID_INTEL_SPT_H_H110,
Marius Genheimer4998bec2019-04-30 00:04:32 +0200117 PCI_DEVICE_ID_INTEL_SPT_H_H170,
118 PCI_DEVICE_ID_INTEL_SPT_H_Z170,
119 PCI_DEVICE_ID_INTEL_SPT_H_Q170,
120 PCI_DEVICE_ID_INTEL_SPT_H_Q150,
121 PCI_DEVICE_ID_INTEL_SPT_H_B150,
Felix Singerc3244cc2019-07-29 22:54:09 +0200122 PCI_DEVICE_ID_INTEL_SPT_H_C236,
123 PCI_DEVICE_ID_INTEL_SPT_H_C232,
V Sowmya7c150472018-01-23 14:44:45 +0530124 PCI_DEVICE_ID_INTEL_SPT_H_QM170,
Felix Singerc3244cc2019-07-29 22:54:09 +0200125 PCI_DEVICE_ID_INTEL_SPT_H_HM170,
126 PCI_DEVICE_ID_INTEL_SPT_H_CM236,
Praveen hodagatta pranesh523d6692018-11-03 01:21:14 +0800127 PCI_DEVICE_ID_INTEL_SPT_H_HM175,
128 PCI_DEVICE_ID_INTEL_SPT_H_QM175,
129 PCI_DEVICE_ID_INTEL_SPT_H_CM238,
Maxim Polyakov571d07d2019-08-22 13:11:32 +0300130 PCI_DEVICE_ID_INTEL_LWB_C621,
131 PCI_DEVICE_ID_INTEL_LWB_C622,
132 PCI_DEVICE_ID_INTEL_LWB_C624,
133 PCI_DEVICE_ID_INTEL_LWB_C625,
134 PCI_DEVICE_ID_INTEL_LWB_C626,
135 PCI_DEVICE_ID_INTEL_LWB_C627,
136 PCI_DEVICE_ID_INTEL_LWB_C628,
137 PCI_DEVICE_ID_INTEL_LWB_C629,
BryantOue26da8b2020-04-15 00:37:23 -0700138 PCI_DEVICE_ID_INTEL_LWB_C621A,
139 PCI_DEVICE_ID_INTEL_LWB_C627A,
140 PCI_DEVICE_ID_INTEL_LWB_C629A,
Maxim Polyakov571d07d2019-08-22 13:11:32 +0300141 PCI_DEVICE_ID_INTEL_LWB_C624_SUPER,
142 PCI_DEVICE_ID_INTEL_LWB_C627_SUPER_1,
143 PCI_DEVICE_ID_INTEL_LWB_C621_SUPER,
144 PCI_DEVICE_ID_INTEL_LWB_C627_SUPER_2,
145 PCI_DEVICE_ID_INTEL_LWB_C628_SUPER,
BryantOue26da8b2020-04-15 00:37:23 -0700146 PCI_DEVICE_ID_INTEL_LWB_C621A_SUPER,
147 PCI_DEVICE_ID_INTEL_LWB_C627A_SUPER,
148 PCI_DEVICE_ID_INTEL_LWB_C629A_SUPER,
V Sowmyaacc2a482018-01-23 15:27:23 +0530149 PCI_DEVICE_ID_INTEL_KBP_H_Q270,
Gaggery Tsaie415a4c2018-03-21 22:36:18 +0800150 PCI_DEVICE_ID_INTEL_KBP_H_H270,
151 PCI_DEVICE_ID_INTEL_KBP_H_Z270,
152 PCI_DEVICE_ID_INTEL_KBP_H_Q250,
153 PCI_DEVICE_ID_INTEL_KBP_H_B250,
Ravi Sarawadiefa606b2017-08-04 16:26:09 -0700154 PCI_DEVICE_ID_INTEL_SPT_LP_Y_PREMIUM_HDCP22,
155 PCI_DEVICE_ID_INTEL_SPT_LP_U_PREMIUM_HDCP22,
Gaggery Tsaie2592be2017-09-20 22:46:39 +0800156 PCI_DEVICE_ID_INTEL_SPT_LP_U_BASE_HDCP22,
Ravi Sarawadiefa606b2017-08-04 16:26:09 -0700157 PCI_DEVICE_ID_INTEL_KBP_LP_SUPER_SKU,
158 PCI_DEVICE_ID_INTEL_KBP_LP_U_PREMIUM,
159 PCI_DEVICE_ID_INTEL_KBP_LP_Y_PREMIUM,
160 PCI_DEVICE_ID_INTEL_APL_LPC,
161 PCI_DEVICE_ID_INTEL_GLK_LPC,
Bora Guvendik94aed8d2017-11-03 12:40:25 -0700162 PCI_DEVICE_ID_INTEL_GLK_ESPI,
Lijian Zhaof7bcc182017-09-25 23:58:39 -0700163 PCI_DEVICE_ID_INTEL_CNL_BASE_U_LPC,
164 PCI_DEVICE_ID_INTEL_CNL_U_PREMIUM_LPC,
Bora Guvendika0e0b052017-09-15 16:52:05 -0700165 PCI_DEVICE_ID_INTEL_CNL_Y_PREMIUM_LPC,
Felix Singerd298ffe2019-07-28 13:27:11 +0200166 PCI_DEVICE_ID_INTEL_CNP_H_LPC_H310,
167 PCI_DEVICE_ID_INTEL_CNP_H_LPC_H370,
168 PCI_DEVICE_ID_INTEL_CNP_H_LPC_Z390,
praveen hodagatta praneshe26c4a42018-09-20 03:49:45 +0800169 PCI_DEVICE_ID_INTEL_CNP_H_LPC_Q370,
Felix Singerd298ffe2019-07-28 13:27:11 +0200170 PCI_DEVICE_ID_INTEL_CNP_H_LPC_B360,
Lean Sheng Tan38c3ff72019-05-27 13:06:35 +0800171 PCI_DEVICE_ID_INTEL_CNP_H_LPC_C246,
Felix Singerd298ffe2019-07-28 13:27:11 +0200172 PCI_DEVICE_ID_INTEL_CNP_H_LPC_C242,
173 PCI_DEVICE_ID_INTEL_CNP_H_LPC_QM370,
174 PCI_DEVICE_ID_INTEL_CNP_H_LPC_HM370,
Nico Huber129bc4c2019-05-14 13:17:28 +0200175 PCI_DEVICE_ID_INTEL_CNP_H_LPC_CM246,
Subrata Banik3d152ac2018-10-31 23:08:14 +0530176 PCI_DEVICE_ID_INTEL_ICL_BASE_U_ESPI,
177 PCI_DEVICE_ID_INTEL_ICL_BASE_Y_ESPI,
178 PCI_DEVICE_ID_INTEL_ICL_U_PREMIUM_ESPI,
179 PCI_DEVICE_ID_INTEL_ICL_U_SUPER_U_ESPI,
180 PCI_DEVICE_ID_INTEL_ICL_U_SUPER_U_ESPI_REV0,
181 PCI_DEVICE_ID_INTEL_ICL_SUPER_Y_ESPI,
182 PCI_DEVICE_ID_INTEL_ICL_Y_PREMIUM_ESPI,
Ronak Kanabarda7ffb482019-02-05 01:51:13 +0530183 PCI_DEVICE_ID_INTEL_CMP_SUPER_U_LPC,
184 PCI_DEVICE_ID_INTEL_CMP_PREMIUM_Y_LPC,
185 PCI_DEVICE_ID_INTEL_CMP_PREMIUM_U_LPC,
186 PCI_DEVICE_ID_INTEL_CMP_BASE_U_LPC,
187 PCI_DEVICE_ID_INTEL_CMP_SUPER_Y_LPC,
Gaggery Tsaib52354b2020-01-07 07:03:56 -0800188 PCI_DEVICE_ID_INTEL_CMP_H_LPC_HM470,
189 PCI_DEVICE_ID_INTEL_CMP_H_LPC_WM490,
190 PCI_DEVICE_ID_INTEL_CMP_H_LPC_QM480,
191 PCI_DEVICE_ID_INTEL_CMP_H_LPC_W480,
192 PCI_DEVICE_ID_INTEL_CMP_H_LPC_H470,
193 PCI_DEVICE_ID_INTEL_CMP_H_LPC_Z490,
194 PCI_DEVICE_ID_INTEL_CMP_H_LPC_Q470,
Subrata Banikae695752019-11-12 12:47:43 +0530195 PCI_DEVICE_ID_INTEL_TGP_ESPI_0,
196 PCI_DEVICE_ID_INTEL_TGP_SUPER_U_ESPI,
197 PCI_DEVICE_ID_INTEL_TGP_PREMIUM_U_ESPI,
198 PCI_DEVICE_ID_INTEL_TGP_BASE_U_ESPI,
199 PCI_DEVICE_ID_INTEL_TGP_ESPI_1,
200 PCI_DEVICE_ID_INTEL_TGP_ESPI_2,
201 PCI_DEVICE_ID_INTEL_TGP_SUPER_Y_ESPI,
202 PCI_DEVICE_ID_INTEL_TGP_PREMIUM_Y_ESPI,
203 PCI_DEVICE_ID_INTEL_TGP_ESPI_3,
204 PCI_DEVICE_ID_INTEL_TGP_ESPI_4,
205 PCI_DEVICE_ID_INTEL_TGP_ESPI_5,
206 PCI_DEVICE_ID_INTEL_TGP_ESPI_6,
207 PCI_DEVICE_ID_INTEL_TGP_ESPI_7,
208 PCI_DEVICE_ID_INTEL_TGP_ESPI_8,
209 PCI_DEVICE_ID_INTEL_TGP_ESPI_9,
210 PCI_DEVICE_ID_INTEL_TGP_ESPI_10,
211 PCI_DEVICE_ID_INTEL_TGP_ESPI_11,
212 PCI_DEVICE_ID_INTEL_TGP_ESPI_12,
213 PCI_DEVICE_ID_INTEL_TGP_ESPI_13,
214 PCI_DEVICE_ID_INTEL_TGP_ESPI_14,
215 PCI_DEVICE_ID_INTEL_TGP_ESPI_15,
216 PCI_DEVICE_ID_INTEL_TGP_ESPI_16,
217 PCI_DEVICE_ID_INTEL_TGP_ESPI_17,
218 PCI_DEVICE_ID_INTEL_TGP_ESPI_18,
219 PCI_DEVICE_ID_INTEL_TGP_ESPI_19,
220 PCI_DEVICE_ID_INTEL_TGP_ESPI_20,
221 PCI_DEVICE_ID_INTEL_TGP_ESPI_21,
222 PCI_DEVICE_ID_INTEL_TGP_ESPI_22,
223 PCI_DEVICE_ID_INTEL_TGP_ESPI_23,
224 PCI_DEVICE_ID_INTEL_TGP_ESPI_24,
225 PCI_DEVICE_ID_INTEL_TGP_ESPI_25,
226 PCI_DEVICE_ID_INTEL_TGP_ESPI_26,
Tan, Lean Sheng26136092020-01-20 19:13:56 -0800227 PCI_DEVICE_ID_INTEL_MCC_ESPI_0,
228 PCI_DEVICE_ID_INTEL_MCC_ESPI_1,
229 PCI_DEVICE_ID_INTEL_MCC_BASE_ESPI,
230 PCI_DEVICE_ID_INTEL_MCC_PREMIUM_ESPI,
231 PCI_DEVICE_ID_INTEL_MCC_SUPER_ESPI,
232 PCI_DEVICE_ID_INTEL_MCC_ESPI_2,
233 PCI_DEVICE_ID_INTEL_MCC_ESPI_3,
234 PCI_DEVICE_ID_INTEL_MCC_ESPI_4,
Meera Ravindranath3f4af0d2020-02-12 16:01:22 +0530235 PCI_DEVICE_ID_INTEL_JSP_SUPER_ESPI,
Ravi Sarawadiefa606b2017-08-04 16:26:09 -0700236 0
237};
238
Subrata Banik88852062018-01-10 10:51:50 +0530239static const struct pci_driver pch_lpc __pci_driver = {
Ravi Sarawadiefa606b2017-08-04 16:26:09 -0700240 .ops = &device_ops,
241 .vendor = PCI_VENDOR_ID_INTEL,
242 .devices = pci_device_ids,
243};