blob: 4cfd6f48390eaf23dd0aa88a4ae73a6718c5f83a [file] [log] [blame]
Ravi Sarawadiefa606b2017-08-04 16:26:09 -07001/*
2 * This file is part of the coreboot project.
3 *
Ravi Sarawadiefa606b2017-08-04 16:26:09 -07004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation; either version 2 of the License, or
8 * (at your option) any later version.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 */
15
16#include <device/device.h>
17#include <device/pci.h>
18#include <device/pci_ids.h>
Shaunak Sahabd427802017-07-18 00:19:33 -070019#include <intelblocks/acpi.h>
Ravi Sarawadiefa606b2017-08-04 16:26:09 -070020#include <intelblocks/lpc_lib.h>
Ravi Sarawadiefa606b2017-08-04 16:26:09 -070021#include <soc/pm.h>
22
Subrata Banik88852062018-01-10 10:51:50 +053023/* SoC overrides */
24
Ravi Sarawadiefa606b2017-08-04 16:26:09 -070025/* Common weak definition, needs to be implemented in each soc LPC driver. */
Aaron Durbin64031672018-04-21 14:45:32 -060026__weak void lpc_soc_init(struct device *dev)
Ravi Sarawadiefa606b2017-08-04 16:26:09 -070027{
Subrata Banik88852062018-01-10 10:51:50 +053028 /* no-op */
Ravi Sarawadiefa606b2017-08-04 16:26:09 -070029}
30
Subrata Banik88852062018-01-10 10:51:50 +053031/* Fill up LPC IO resource structure inside SoC directory */
Aaron Durbin64031672018-04-21 14:45:32 -060032__weak void pch_lpc_soc_fill_io_resources(struct device *dev)
Subrata Banik88852062018-01-10 10:51:50 +053033{
34 /* no-op */
35}
36
37void pch_lpc_add_new_resource(struct device *dev, uint8_t offset,
38 uintptr_t base, size_t size, unsigned long flags)
39{
40 struct resource *res;
41 res = new_resource(dev, offset);
42 res->base = base;
43 res->size = size;
44 res->flags = flags;
45}
46
Elyes HAOUAS4a131262018-09-16 17:35:48 +020047static void pch_lpc_add_io_resources(struct device *dev)
Subrata Banik88852062018-01-10 10:51:50 +053048{
49 /* Add the default claimed legacy IO range for the LPC device. */
50 pch_lpc_add_new_resource(dev, 0, 0, 0x1000, IORESOURCE_IO |
51 IORESOURCE_ASSIGNED | IORESOURCE_FIXED);
52
53 /* SoC IO resource overrides */
54 pch_lpc_soc_fill_io_resources(dev);
55}
56
Elyes HAOUAS4a131262018-09-16 17:35:48 +020057static void pch_lpc_read_resources(struct device *dev)
Ravi Sarawadiefa606b2017-08-04 16:26:09 -070058{
59 /* Get the PCI resources of this device. */
60 pci_dev_read_resources(dev);
61
62 /* Add IO resources to LPC. */
Subrata Banik88852062018-01-10 10:51:50 +053063 pch_lpc_add_io_resources(dev);
Ravi Sarawadiefa606b2017-08-04 16:26:09 -070064}
65
Subrata Banik88852062018-01-10 10:51:50 +053066static void pch_lpc_set_child_resources(struct device *dev);
Ravi Sarawadiefa606b2017-08-04 16:26:09 -070067
Subrata Banik88852062018-01-10 10:51:50 +053068static void pch_lpc_loop_resources(struct device *dev)
Ravi Sarawadiefa606b2017-08-04 16:26:09 -070069{
70 struct resource *res;
71
72 for (res = dev->resource_list; res; res = res->next) {
73 if (res->flags & IORESOURCE_IO)
74 lpc_open_pmio_window(res->base, res->size);
75
76 if (res->flags & IORESOURCE_MEM) {
77 /* Check if this is already decoded. */
78 if (lpc_fits_fixed_mmio_window(res->base, res->size))
79 continue;
80
81 lpc_open_mmio_window(res->base, res->size);
82 }
83 }
Subrata Banik88852062018-01-10 10:51:50 +053084 pch_lpc_set_child_resources(dev);
Ravi Sarawadiefa606b2017-08-04 16:26:09 -070085}
86
87/*
88 * Loop through all the child devices' resources, and open up windows to the
89 * LPC bus, as appropriate.
90 */
Subrata Banik88852062018-01-10 10:51:50 +053091static void pch_lpc_set_child_resources(struct device *dev)
Ravi Sarawadiefa606b2017-08-04 16:26:09 -070092{
93 struct bus *link;
94 struct device *child;
95
96 for (link = dev->link_list; link; link = link->next) {
97 for (child = link->children; child; child = child->sibling)
Subrata Banik88852062018-01-10 10:51:50 +053098 pch_lpc_loop_resources(child);
Ravi Sarawadiefa606b2017-08-04 16:26:09 -070099 }
100}
101
Elyes HAOUAS4a131262018-09-16 17:35:48 +0200102static void pch_lpc_set_resources(struct device *dev)
Ravi Sarawadiefa606b2017-08-04 16:26:09 -0700103{
104 pci_dev_set_resources(dev);
105
106 /* Now open up windows to devices which have declared resources. */
Subrata Banik88852062018-01-10 10:51:50 +0530107 pch_lpc_set_child_resources(dev);
Ravi Sarawadiefa606b2017-08-04 16:26:09 -0700108}
109
110static struct device_operations device_ops = {
Nico Huber68680dd2020-03-31 17:34:52 +0200111 .read_resources = pch_lpc_read_resources,
112 .set_resources = pch_lpc_set_resources,
113 .enable_resources = pci_dev_enable_resources,
Karthikeyan Ramasubramanian0e971e12020-01-09 11:32:16 -0700114#if CONFIG(HAVE_ACPI_TABLES)
Nico Huber68680dd2020-03-31 17:34:52 +0200115 .write_acpi_tables = southbridge_write_acpi_tables,
116 .acpi_inject_dsdt = southbridge_inject_dsdt,
Karthikeyan Ramasubramanian0e971e12020-01-09 11:32:16 -0700117#endif
Nico Huber68680dd2020-03-31 17:34:52 +0200118 .init = lpc_soc_init,
119 .scan_bus = scan_static_bus,
120 .ops_pci = &pci_dev_ops_pci,
Ravi Sarawadiefa606b2017-08-04 16:26:09 -0700121};
122
123static const unsigned short pci_device_ids[] = {
124 PCI_DEVICE_ID_INTEL_SPT_LP_SAMPLE,
125 PCI_DEVICE_ID_INTEL_SPT_LP_U_BASE,
126 PCI_DEVICE_ID_INTEL_SPT_LP_U_PREMIUM,
127 PCI_DEVICE_ID_INTEL_SPT_LP_Y_PREMIUM,
Maxim Polyakov7a732b42019-02-25 10:48:39 +0300128 PCI_DEVICE_ID_INTEL_SPT_H_H110,
Marius Genheimer4998bec2019-04-30 00:04:32 +0200129 PCI_DEVICE_ID_INTEL_SPT_H_H170,
130 PCI_DEVICE_ID_INTEL_SPT_H_Z170,
131 PCI_DEVICE_ID_INTEL_SPT_H_Q170,
132 PCI_DEVICE_ID_INTEL_SPT_H_Q150,
133 PCI_DEVICE_ID_INTEL_SPT_H_B150,
Felix Singerc3244cc2019-07-29 22:54:09 +0200134 PCI_DEVICE_ID_INTEL_SPT_H_C236,
135 PCI_DEVICE_ID_INTEL_SPT_H_C232,
V Sowmya7c150472018-01-23 14:44:45 +0530136 PCI_DEVICE_ID_INTEL_SPT_H_QM170,
Felix Singerc3244cc2019-07-29 22:54:09 +0200137 PCI_DEVICE_ID_INTEL_SPT_H_HM170,
138 PCI_DEVICE_ID_INTEL_SPT_H_CM236,
Praveen hodagatta pranesh523d6692018-11-03 01:21:14 +0800139 PCI_DEVICE_ID_INTEL_SPT_H_HM175,
140 PCI_DEVICE_ID_INTEL_SPT_H_QM175,
141 PCI_DEVICE_ID_INTEL_SPT_H_CM238,
Maxim Polyakov571d07d2019-08-22 13:11:32 +0300142 PCI_DEVICE_ID_INTEL_LWB_C621,
143 PCI_DEVICE_ID_INTEL_LWB_C622,
144 PCI_DEVICE_ID_INTEL_LWB_C624,
145 PCI_DEVICE_ID_INTEL_LWB_C625,
146 PCI_DEVICE_ID_INTEL_LWB_C626,
147 PCI_DEVICE_ID_INTEL_LWB_C627,
148 PCI_DEVICE_ID_INTEL_LWB_C628,
149 PCI_DEVICE_ID_INTEL_LWB_C629,
150 PCI_DEVICE_ID_INTEL_LWB_C624_SUPER,
151 PCI_DEVICE_ID_INTEL_LWB_C627_SUPER_1,
152 PCI_DEVICE_ID_INTEL_LWB_C621_SUPER,
153 PCI_DEVICE_ID_INTEL_LWB_C627_SUPER_2,
154 PCI_DEVICE_ID_INTEL_LWB_C628_SUPER,
V Sowmyaacc2a482018-01-23 15:27:23 +0530155 PCI_DEVICE_ID_INTEL_KBP_H_Q270,
Gaggery Tsaie415a4c2018-03-21 22:36:18 +0800156 PCI_DEVICE_ID_INTEL_KBP_H_H270,
157 PCI_DEVICE_ID_INTEL_KBP_H_Z270,
158 PCI_DEVICE_ID_INTEL_KBP_H_Q250,
159 PCI_DEVICE_ID_INTEL_KBP_H_B250,
Ravi Sarawadiefa606b2017-08-04 16:26:09 -0700160 PCI_DEVICE_ID_INTEL_SPT_LP_Y_PREMIUM_HDCP22,
161 PCI_DEVICE_ID_INTEL_SPT_LP_U_PREMIUM_HDCP22,
Gaggery Tsaie2592be2017-09-20 22:46:39 +0800162 PCI_DEVICE_ID_INTEL_SPT_LP_U_BASE_HDCP22,
Ravi Sarawadiefa606b2017-08-04 16:26:09 -0700163 PCI_DEVICE_ID_INTEL_KBP_LP_SUPER_SKU,
164 PCI_DEVICE_ID_INTEL_KBP_LP_U_PREMIUM,
165 PCI_DEVICE_ID_INTEL_KBP_LP_Y_PREMIUM,
166 PCI_DEVICE_ID_INTEL_APL_LPC,
167 PCI_DEVICE_ID_INTEL_GLK_LPC,
Bora Guvendik94aed8d2017-11-03 12:40:25 -0700168 PCI_DEVICE_ID_INTEL_GLK_ESPI,
Lijian Zhaof7bcc182017-09-25 23:58:39 -0700169 PCI_DEVICE_ID_INTEL_CNL_BASE_U_LPC,
170 PCI_DEVICE_ID_INTEL_CNL_U_PREMIUM_LPC,
Bora Guvendika0e0b052017-09-15 16:52:05 -0700171 PCI_DEVICE_ID_INTEL_CNL_Y_PREMIUM_LPC,
Felix Singerd298ffe2019-07-28 13:27:11 +0200172 PCI_DEVICE_ID_INTEL_CNP_H_LPC_H310,
173 PCI_DEVICE_ID_INTEL_CNP_H_LPC_H370,
174 PCI_DEVICE_ID_INTEL_CNP_H_LPC_Z390,
praveen hodagatta praneshe26c4a42018-09-20 03:49:45 +0800175 PCI_DEVICE_ID_INTEL_CNP_H_LPC_Q370,
Felix Singerd298ffe2019-07-28 13:27:11 +0200176 PCI_DEVICE_ID_INTEL_CNP_H_LPC_B360,
Lean Sheng Tan38c3ff72019-05-27 13:06:35 +0800177 PCI_DEVICE_ID_INTEL_CNP_H_LPC_C246,
Felix Singerd298ffe2019-07-28 13:27:11 +0200178 PCI_DEVICE_ID_INTEL_CNP_H_LPC_C242,
179 PCI_DEVICE_ID_INTEL_CNP_H_LPC_QM370,
180 PCI_DEVICE_ID_INTEL_CNP_H_LPC_HM370,
Nico Huber129bc4c2019-05-14 13:17:28 +0200181 PCI_DEVICE_ID_INTEL_CNP_H_LPC_CM246,
Subrata Banik3d152ac2018-10-31 23:08:14 +0530182 PCI_DEVICE_ID_INTEL_ICL_BASE_U_ESPI,
183 PCI_DEVICE_ID_INTEL_ICL_BASE_Y_ESPI,
184 PCI_DEVICE_ID_INTEL_ICL_U_PREMIUM_ESPI,
185 PCI_DEVICE_ID_INTEL_ICL_U_SUPER_U_ESPI,
186 PCI_DEVICE_ID_INTEL_ICL_U_SUPER_U_ESPI_REV0,
187 PCI_DEVICE_ID_INTEL_ICL_SUPER_Y_ESPI,
188 PCI_DEVICE_ID_INTEL_ICL_Y_PREMIUM_ESPI,
Ronak Kanabarda7ffb482019-02-05 01:51:13 +0530189 PCI_DEVICE_ID_INTEL_CMP_SUPER_U_LPC,
190 PCI_DEVICE_ID_INTEL_CMP_PREMIUM_Y_LPC,
191 PCI_DEVICE_ID_INTEL_CMP_PREMIUM_U_LPC,
192 PCI_DEVICE_ID_INTEL_CMP_BASE_U_LPC,
193 PCI_DEVICE_ID_INTEL_CMP_SUPER_Y_LPC,
Gaggery Tsaib52354b2020-01-07 07:03:56 -0800194 PCI_DEVICE_ID_INTEL_CMP_H_LPC_HM470,
195 PCI_DEVICE_ID_INTEL_CMP_H_LPC_WM490,
196 PCI_DEVICE_ID_INTEL_CMP_H_LPC_QM480,
197 PCI_DEVICE_ID_INTEL_CMP_H_LPC_W480,
198 PCI_DEVICE_ID_INTEL_CMP_H_LPC_H470,
199 PCI_DEVICE_ID_INTEL_CMP_H_LPC_Z490,
200 PCI_DEVICE_ID_INTEL_CMP_H_LPC_Q470,
Subrata Banikae695752019-11-12 12:47:43 +0530201 PCI_DEVICE_ID_INTEL_TGP_ESPI_0,
202 PCI_DEVICE_ID_INTEL_TGP_SUPER_U_ESPI,
203 PCI_DEVICE_ID_INTEL_TGP_PREMIUM_U_ESPI,
204 PCI_DEVICE_ID_INTEL_TGP_BASE_U_ESPI,
205 PCI_DEVICE_ID_INTEL_TGP_ESPI_1,
206 PCI_DEVICE_ID_INTEL_TGP_ESPI_2,
207 PCI_DEVICE_ID_INTEL_TGP_SUPER_Y_ESPI,
208 PCI_DEVICE_ID_INTEL_TGP_PREMIUM_Y_ESPI,
209 PCI_DEVICE_ID_INTEL_TGP_ESPI_3,
210 PCI_DEVICE_ID_INTEL_TGP_ESPI_4,
211 PCI_DEVICE_ID_INTEL_TGP_ESPI_5,
212 PCI_DEVICE_ID_INTEL_TGP_ESPI_6,
213 PCI_DEVICE_ID_INTEL_TGP_ESPI_7,
214 PCI_DEVICE_ID_INTEL_TGP_ESPI_8,
215 PCI_DEVICE_ID_INTEL_TGP_ESPI_9,
216 PCI_DEVICE_ID_INTEL_TGP_ESPI_10,
217 PCI_DEVICE_ID_INTEL_TGP_ESPI_11,
218 PCI_DEVICE_ID_INTEL_TGP_ESPI_12,
219 PCI_DEVICE_ID_INTEL_TGP_ESPI_13,
220 PCI_DEVICE_ID_INTEL_TGP_ESPI_14,
221 PCI_DEVICE_ID_INTEL_TGP_ESPI_15,
222 PCI_DEVICE_ID_INTEL_TGP_ESPI_16,
223 PCI_DEVICE_ID_INTEL_TGP_ESPI_17,
224 PCI_DEVICE_ID_INTEL_TGP_ESPI_18,
225 PCI_DEVICE_ID_INTEL_TGP_ESPI_19,
226 PCI_DEVICE_ID_INTEL_TGP_ESPI_20,
227 PCI_DEVICE_ID_INTEL_TGP_ESPI_21,
228 PCI_DEVICE_ID_INTEL_TGP_ESPI_22,
229 PCI_DEVICE_ID_INTEL_TGP_ESPI_23,
230 PCI_DEVICE_ID_INTEL_TGP_ESPI_24,
231 PCI_DEVICE_ID_INTEL_TGP_ESPI_25,
232 PCI_DEVICE_ID_INTEL_TGP_ESPI_26,
Tan, Lean Sheng26136092020-01-20 19:13:56 -0800233 PCI_DEVICE_ID_INTEL_MCC_ESPI_0,
234 PCI_DEVICE_ID_INTEL_MCC_ESPI_1,
235 PCI_DEVICE_ID_INTEL_MCC_BASE_ESPI,
236 PCI_DEVICE_ID_INTEL_MCC_PREMIUM_ESPI,
237 PCI_DEVICE_ID_INTEL_MCC_SUPER_ESPI,
238 PCI_DEVICE_ID_INTEL_MCC_ESPI_2,
239 PCI_DEVICE_ID_INTEL_MCC_ESPI_3,
240 PCI_DEVICE_ID_INTEL_MCC_ESPI_4,
Meera Ravindranath3f4af0d2020-02-12 16:01:22 +0530241 PCI_DEVICE_ID_INTEL_JSP_SUPER_ESPI,
Ravi Sarawadiefa606b2017-08-04 16:26:09 -0700242 0
243};
244
Subrata Banik88852062018-01-10 10:51:50 +0530245static const struct pci_driver pch_lpc __pci_driver = {
Ravi Sarawadiefa606b2017-08-04 16:26:09 -0700246 .ops = &device_ops,
247 .vendor = PCI_VENDOR_ID_INTEL,
248 .devices = pci_device_ids,
249};