blob: 5a48c5db4744669224eddad7233d879223527585 [file] [log] [blame]
Matt DeVillierbba1ee02018-07-09 00:58:59 -05001chip soc/intel/skylake
2
Matt DeVillier338c8d42018-07-16 20:29:10 -05003 # IGD Displays
4 register "gfx" = "GMA_STATIC_DISPLAYS(0)"
5
Michael Niewöhner97e21d32020-12-28 00:49:33 +01006 register "panel_cfg" = "{
7 .up_delay_ms = 200,
8 .down_delay_ms = 50,
9 .cycle_delay_ms = 500,
10 .backlight_on_delay_ms = 1,
11 .backlight_off_delay_ms = 200,
12 .backlight_pwm_hz = 1000,
13 }"
Nico Huber55c57772018-12-16 03:39:35 +010014
Matt DeVillierbba1ee02018-07-09 00:58:59 -050015 # Enable deep Sx states
16 register "deep_s3_enable_ac" = "0"
17 register "deep_s3_enable_dc" = "0"
18 register "deep_s5_enable_ac" = "1"
19 register "deep_s5_enable_dc" = "1"
20 register "deep_sx_config" = "DSX_EN_LAN_WAKE_PIN"
21
22 # GPE configuration
23 # Note that GPE events called out in ASL code rely on this
24 # route. i.e. If this route changes then the affected GPE
25 # offset bits also need to be changed.
26 register "gpe0_dw0" = "GPP_B"
27 register "gpe0_dw1" = "GPP_D"
28 register "gpe0_dw2" = "GPP_E"
29
30 # EC host command ranges are in 0x800-0x8ff & 0x200-0x20f
31 register "gen1_dec" = "0x00fc0801"
32 register "gen2_dec" = "0x000c0201"
33
Matt DeVillierbba1ee02018-07-09 00:58:59 -050034 # Enable DPTF
35 register "dptf_enable" = "1"
36
37 # FSP Configuration
Matt DeVillierd957d122020-03-31 12:18:44 -050038 register "SataSalpSupport" = "0"
39 register "SataMode" = "0"
40 register "SataPortsEnable[0]" = "0"
Matt DeVillierbba1ee02018-07-09 00:58:59 -050041 register "DspEnable" = "1"
42 register "IoBufferOwnership" = "3"
Matt DeVillierd957d122020-03-31 12:18:44 -050043 register "SsicPortEnable" = "0"
Matt DeVillierbba1ee02018-07-09 00:58:59 -050044 register "ScsEmmcHs400Enabled" = "1"
Matt DeVillierbba1ee02018-07-09 00:58:59 -050045 register "SkipExtGfxScan" = "1"
Matt DeVillierbba1ee02018-07-09 00:58:59 -050046 register "HeciEnabled" = "0"
47 register "SaGv" = "3"
Matt DeVillierbba1ee02018-07-09 00:58:59 -050048 register "PmConfigSlpS3MinAssert" = "2" # 50ms
49 register "PmConfigSlpS4MinAssert" = "4" # 4s
50 register "PmConfigSlpSusMinAssert" = "3" # 4s
51 register "PmConfigSlpAMinAssert" = "3" # 2s
Matt DeVillierbba1ee02018-07-09 00:58:59 -050052
Matt DeVillierbba1ee02018-07-09 00:58:59 -050053 # Enable Root port 1
54 register "PcieRpEnable[0]" = "1"
55 # Enable CLKREQ#
56 register "PcieRpClkReqSupport[0]" = "1"
57 # RP 1 uses SRCCLKREQ1#
58 register "PcieRpClkReqNumber[0]" = "1"
59
Matt DeVillierbba1ee02018-07-09 00:58:59 -050060 # Must leave UART0 enabled or SD/eMMC will not work as PCI
61 register "SerialIoDevMode" = "{
62 [PchSerialIoIndexI2C0] = PchSerialIoPci,
63 [PchSerialIoIndexI2C1] = PchSerialIoPci,
64 [PchSerialIoIndexI2C2] = PchSerialIoDisabled,
65 [PchSerialIoIndexI2C3] = PchSerialIoDisabled,
66 [PchSerialIoIndexI2C4] = PchSerialIoPci,
67 [PchSerialIoIndexI2C5] = PchSerialIoDisabled,
68 [PchSerialIoIndexSpi0] = PchSerialIoDisabled,
69 [PchSerialIoIndexSpi1] = PchSerialIoDisabled,
70 [PchSerialIoIndexUart0] = PchSerialIoPci,
71 [PchSerialIoIndexUart1] = PchSerialIoDisabled,
72 [PchSerialIoIndexUart2] = PchSerialIoSkipInit,
73 }"
74
Matt DeVillierd957d122020-03-31 12:18:44 -050075 # I2C4 is 1.8V
76 register "i2c_voltage[4]" = "I2C_VOLTAGE_1V8"
77
Matt DeVillierbba1ee02018-07-09 00:58:59 -050078 # PL2 override 25W
Sumeet R Pawnikar97c54642020-05-10 01:24:11 +053079 register "power_limits_config" = "{
80 .tdp_pl2_override = 25,
81 }"
Matt DeVillierbba1ee02018-07-09 00:58:59 -050082
83 # Send an extra VR mailbox command for the PS4 exit issue
84 register "SendVrMbxCmd" = "2"
85
86 # Lock Down
87 register "common_soc_config" = "{
88 .chipset_lockdown = CHIPSET_LOCKDOWN_COREBOOT,
89 }"
90
91 device cpu_cluster 0 on
92 device lapic 0 on end
93 end
94 device domain 0 on
95 device pci 00.0 on end # Host Bridge
96 device pci 02.0 on end # Integrated Graphics Device
Felix Singer9c1c0092020-07-29 20:48:08 +020097 device pci 04.0 on end # SA thermal subsystem
Matt DeVillierbba1ee02018-07-09 00:58:59 -050098 device pci 14.0 on end # USB xHCI
99 device pci 14.1 off end # USB xDCI (OTG)
100 device pci 14.2 on end # Thermal Subsystem
Felix Singere2186672020-07-29 23:20:52 +0200101 device pci 14.3 off end # Camera
Matt DeVillier0d58e642020-03-31 13:12:22 -0500102 device pci 15.0 on end # I2C #0
103 device pci 15.1 on end # I2C #1
Matt DeVillierbba1ee02018-07-09 00:58:59 -0500104 device pci 15.2 off end # I2C #2
105 device pci 15.3 off end # I2C #3
106 device pci 16.0 on end # Management Engine Interface 1
107 device pci 16.1 off end # Management Engine Interface 2
108 device pci 16.2 off end # Management Engine IDE-R
109 device pci 16.3 off end # Management Engine KT Redirection
110 device pci 16.4 off end # Management Engine Interface 3
111 device pci 17.0 off end # SATA
112 device pci 19.0 on end # UART #2
113 device pci 19.1 off end # I2C #5
Matt DeVillier0d58e642020-03-31 13:12:22 -0500114 device pci 19.2 on end # I2C #4
Matt DeVillierbba1ee02018-07-09 00:58:59 -0500115 device pci 1c.0 on
Furquan Shaikha266d1e2020-10-04 12:52:54 -0700116 chip drivers/wifi/generic
Matt DeVillierbba1ee02018-07-09 00:58:59 -0500117 register "wake" = "GPE0_DW0_16"
118 device pci 00.0 on end
119 end
120 end # PCI Express Port 1
121 device pci 1c.1 off end # PCI Express Port 2
122 device pci 1c.2 off end # PCI Express Port 3
123 device pci 1c.3 off end # PCI Express Port 4
124 device pci 1c.4 off end # PCI Express Port 5
125 device pci 1c.5 off end # PCI Express Port 6
126 device pci 1c.6 off end # PCI Express Port 7
127 device pci 1c.7 off end # PCI Express Port 8
128 device pci 1d.0 off end # PCI Express Port 9
129 device pci 1d.1 off end # PCI Express Port 10
130 device pci 1d.2 off end # PCI Express Port 11
131 device pci 1d.3 off end # PCI Express Port 12
132 device pci 1e.0 on end # UART #0
133 device pci 1e.1 off end # UART #1
134 device pci 1e.2 off end # GSPI #0
135 device pci 1e.3 off end # GSPI #1
136 device pci 1e.4 on end # eMMC
137 device pci 1e.5 off end # SDIO
138 device pci 1e.6 off end # SDCard
139 device pci 1f.0 on
140 chip drivers/pc80/tpm
141 device pnp 0c31.0 on end
142 end
143 chip ec/google/chromeec
144 device pnp 0c09.0 on end
145 end
146 end # LPC Interface
147 device pci 1f.1 on end # P2SB
148 device pci 1f.2 on end # Power Management Controller
Matt DeVillier0d58e642020-03-31 13:12:22 -0500149 device pci 1f.3 on end # Intel HDA
Matt DeVillierbba1ee02018-07-09 00:58:59 -0500150 device pci 1f.4 on end # SMBus
151 device pci 1f.5 on end # PCH SPI
152 device pci 1f.6 off end # GbE
153 end
154end