blob: 12312e980a93ae7827d0e9fe8bfd4405ef981c01 [file] [log] [blame]
Matt DeVillierbba1ee02018-07-09 00:58:59 -05001chip soc/intel/skylake
2
Matt DeVillier338c8d42018-07-16 20:29:10 -05003 # IGD Displays
4 register "gfx" = "GMA_STATIC_DISPLAYS(0)"
5
Nico Huber55c57772018-12-16 03:39:35 +01006 register "gpu_pp_up_delay_ms" = "200"
7 register "gpu_pp_down_delay_ms" = " 50"
8 register "gpu_pp_cycle_delay_ms" = "500"
9 register "gpu_pp_backlight_on_delay_ms" = " 1"
10 register "gpu_pp_backlight_off_delay_ms" = "200"
11
12 register "gpu_pch_backlight_pwm_hz" = "1000"
13
Matt DeVillierbba1ee02018-07-09 00:58:59 -050014 # Enable deep Sx states
15 register "deep_s3_enable_ac" = "0"
16 register "deep_s3_enable_dc" = "0"
17 register "deep_s5_enable_ac" = "1"
18 register "deep_s5_enable_dc" = "1"
19 register "deep_sx_config" = "DSX_EN_LAN_WAKE_PIN"
20
21 # GPE configuration
22 # Note that GPE events called out in ASL code rely on this
23 # route. i.e. If this route changes then the affected GPE
24 # offset bits also need to be changed.
25 register "gpe0_dw0" = "GPP_B"
26 register "gpe0_dw1" = "GPP_D"
27 register "gpe0_dw2" = "GPP_E"
28
29 # EC host command ranges are in 0x800-0x8ff & 0x200-0x20f
30 register "gen1_dec" = "0x00fc0801"
31 register "gen2_dec" = "0x000c0201"
32
33 # Enable "Intel Speed Shift Technology"
34 register "speed_shift_enable" = "1"
35
36 # Enable DPTF
37 register "dptf_enable" = "1"
38
39 # FSP Configuration
Matt DeVillierd957d122020-03-31 12:18:44 -050040 register "ProbelessTrace" = "0"
Matt DeVillierd957d122020-03-31 12:18:44 -050041 register "SataSalpSupport" = "0"
42 register "SataMode" = "0"
43 register "SataPortsEnable[0]" = "0"
Matt DeVillierbba1ee02018-07-09 00:58:59 -050044 register "DspEnable" = "1"
45 register "IoBufferOwnership" = "3"
Matt DeVillierd957d122020-03-31 12:18:44 -050046 register "SsicPortEnable" = "0"
Matt DeVillierbba1ee02018-07-09 00:58:59 -050047 register "ScsEmmcHs400Enabled" = "1"
Matt DeVillierd957d122020-03-31 12:18:44 -050048 register "PttSwitch" = "0"
Matt DeVillierbba1ee02018-07-09 00:58:59 -050049 register "SkipExtGfxScan" = "1"
Matt DeVillierbba1ee02018-07-09 00:58:59 -050050 register "HeciEnabled" = "0"
51 register "SaGv" = "3"
Matt DeVillierbba1ee02018-07-09 00:58:59 -050052 register "PmConfigSlpS3MinAssert" = "2" # 50ms
53 register "PmConfigSlpS4MinAssert" = "4" # 4s
54 register "PmConfigSlpSusMinAssert" = "3" # 4s
55 register "PmConfigSlpAMinAssert" = "3" # 2s
56 register "PmTimerDisabled" = "1"
Matt DeVillierbba1ee02018-07-09 00:58:59 -050057
Matt DeVillierbba1ee02018-07-09 00:58:59 -050058 # Enable Root port 1
59 register "PcieRpEnable[0]" = "1"
60 # Enable CLKREQ#
61 register "PcieRpClkReqSupport[0]" = "1"
62 # RP 1 uses SRCCLKREQ1#
63 register "PcieRpClkReqNumber[0]" = "1"
64
Matt DeVillierbba1ee02018-07-09 00:58:59 -050065 # Must leave UART0 enabled or SD/eMMC will not work as PCI
66 register "SerialIoDevMode" = "{
67 [PchSerialIoIndexI2C0] = PchSerialIoPci,
68 [PchSerialIoIndexI2C1] = PchSerialIoPci,
69 [PchSerialIoIndexI2C2] = PchSerialIoDisabled,
70 [PchSerialIoIndexI2C3] = PchSerialIoDisabled,
71 [PchSerialIoIndexI2C4] = PchSerialIoPci,
72 [PchSerialIoIndexI2C5] = PchSerialIoDisabled,
73 [PchSerialIoIndexSpi0] = PchSerialIoDisabled,
74 [PchSerialIoIndexSpi1] = PchSerialIoDisabled,
75 [PchSerialIoIndexUart0] = PchSerialIoPci,
76 [PchSerialIoIndexUart1] = PchSerialIoDisabled,
77 [PchSerialIoIndexUart2] = PchSerialIoSkipInit,
78 }"
79
Matt DeVillierd957d122020-03-31 12:18:44 -050080 # I2C4 is 1.8V
81 register "i2c_voltage[4]" = "I2C_VOLTAGE_1V8"
82
Matt DeVillierbba1ee02018-07-09 00:58:59 -050083 # PL2 override 25W
Sumeet R Pawnikar97c54642020-05-10 01:24:11 +053084 register "power_limits_config" = "{
85 .tdp_pl2_override = 25,
86 }"
Matt DeVillierbba1ee02018-07-09 00:58:59 -050087
88 # Send an extra VR mailbox command for the PS4 exit issue
89 register "SendVrMbxCmd" = "2"
90
91 # Lock Down
92 register "common_soc_config" = "{
93 .chipset_lockdown = CHIPSET_LOCKDOWN_COREBOOT,
94 }"
95
96 device cpu_cluster 0 on
97 device lapic 0 on end
98 end
99 device domain 0 on
100 device pci 00.0 on end # Host Bridge
101 device pci 02.0 on end # Integrated Graphics Device
Felix Singer9c1c0092020-07-29 20:48:08 +0200102 device pci 04.0 on end # SA thermal subsystem
Matt DeVillierbba1ee02018-07-09 00:58:59 -0500103 device pci 14.0 on end # USB xHCI
104 device pci 14.1 off end # USB xDCI (OTG)
105 device pci 14.2 on end # Thermal Subsystem
Felix Singere2186672020-07-29 23:20:52 +0200106 device pci 14.3 off end # Camera
Matt DeVillier0d58e642020-03-31 13:12:22 -0500107 device pci 15.0 on end # I2C #0
108 device pci 15.1 on end # I2C #1
Matt DeVillierbba1ee02018-07-09 00:58:59 -0500109 device pci 15.2 off end # I2C #2
110 device pci 15.3 off end # I2C #3
111 device pci 16.0 on end # Management Engine Interface 1
112 device pci 16.1 off end # Management Engine Interface 2
113 device pci 16.2 off end # Management Engine IDE-R
114 device pci 16.3 off end # Management Engine KT Redirection
115 device pci 16.4 off end # Management Engine Interface 3
116 device pci 17.0 off end # SATA
117 device pci 19.0 on end # UART #2
118 device pci 19.1 off end # I2C #5
Matt DeVillier0d58e642020-03-31 13:12:22 -0500119 device pci 19.2 on end # I2C #4
Matt DeVillierbba1ee02018-07-09 00:58:59 -0500120 device pci 1c.0 on
Furquan Shaikha266d1e2020-10-04 12:52:54 -0700121 chip drivers/wifi/generic
Matt DeVillierbba1ee02018-07-09 00:58:59 -0500122 register "wake" = "GPE0_DW0_16"
123 device pci 00.0 on end
124 end
125 end # PCI Express Port 1
126 device pci 1c.1 off end # PCI Express Port 2
127 device pci 1c.2 off end # PCI Express Port 3
128 device pci 1c.3 off end # PCI Express Port 4
129 device pci 1c.4 off end # PCI Express Port 5
130 device pci 1c.5 off end # PCI Express Port 6
131 device pci 1c.6 off end # PCI Express Port 7
132 device pci 1c.7 off end # PCI Express Port 8
133 device pci 1d.0 off end # PCI Express Port 9
134 device pci 1d.1 off end # PCI Express Port 10
135 device pci 1d.2 off end # PCI Express Port 11
136 device pci 1d.3 off end # PCI Express Port 12
137 device pci 1e.0 on end # UART #0
138 device pci 1e.1 off end # UART #1
139 device pci 1e.2 off end # GSPI #0
140 device pci 1e.3 off end # GSPI #1
141 device pci 1e.4 on end # eMMC
142 device pci 1e.5 off end # SDIO
143 device pci 1e.6 off end # SDCard
144 device pci 1f.0 on
145 chip drivers/pc80/tpm
146 device pnp 0c31.0 on end
147 end
148 chip ec/google/chromeec
149 device pnp 0c09.0 on end
150 end
151 end # LPC Interface
152 device pci 1f.1 on end # P2SB
153 device pci 1f.2 on end # Power Management Controller
Matt DeVillier0d58e642020-03-31 13:12:22 -0500154 device pci 1f.3 on end # Intel HDA
Matt DeVillierbba1ee02018-07-09 00:58:59 -0500155 device pci 1f.4 on end # SMBus
156 device pci 1f.5 on end # PCH SPI
157 device pci 1f.6 off end # GbE
158 end
159end