blob: 90d227ade0ba1583497b92e8781faadb8accd3dd [file] [log] [blame]
Angel Ponsae593872020-04-04 18:50:57 +02001/* SPDX-License-Identifier: GPL-2.0-only */
Marc Jones1587dc82017-05-15 18:55:11 -06002
Furquan Shaikh91a7abf2020-04-27 18:48:48 -07003#include <assert.h>
Felix Held915c3872023-04-11 21:21:35 +02004#include <amdblocks/acpi.h>
Michał Żygowskif65c1e42019-12-01 18:14:39 +01005#include <amdblocks/biosram.h>
Furquan Shaikh91a7abf2020-04-27 18:48:48 -07006#include <amdblocks/hda.h>
Kyösti Mälkkif1b58b72019-03-01 13:43:02 +02007#include <device/pci_ops.h>
Felix Held4b2464f2022-02-23 17:54:20 +01008#include <arch/hpet.h>
Marc Jonesd6a82002018-03-31 22:46:57 -06009#include <arch/ioapic.h>
Furquan Shaikh76cedd22020-05-02 10:24:23 -070010#include <acpi/acpi.h>
11#include <acpi/acpigen.h>
Marc Jones1587dc82017-05-15 18:55:11 -060012#include <cbmem.h>
Marc Jones1587dc82017-05-15 18:55:11 -060013#include <console/console.h>
Marc Jones1587dc82017-05-15 18:55:11 -060014#include <cpu/amd/mtrr.h>
Marshall Dawson154239a2017-11-02 09:49:30 -060015#include <cpu/x86/lapic_def.h>
Marshall Dawsonf82aa102017-09-20 18:01:41 -060016#include <cpu/x86/msr.h>
Marc Jones1587dc82017-05-15 18:55:11 -060017#include <device/device.h>
18#include <device/pci.h>
19#include <device/pci_ids.h>
Richard Spiegel0ad74ac2017-12-08 16:53:29 -070020#include <amdblocks/agesawrapper.h>
21#include <amdblocks/agesawrapper_call.h>
Felix Held604ffa62021-02-12 00:43:20 +010022#include <amdblocks/ioapic.h>
Marshall Dawson2942db62017-12-14 10:00:27 -070023#include <agesa_headers.h>
Marshall Dawson653f7602018-09-04 13:25:39 -060024#include <soc/cpu.h>
Marc Jones1587dc82017-05-15 18:55:11 -060025#include <soc/northbridge.h>
Marshall Dawson38bded02017-09-01 09:54:48 -060026#include <soc/pci_devs.h>
Marshall Dawson2942db62017-12-14 10:00:27 -070027#include <soc/iomap.h>
Marc Jones1587dc82017-05-15 18:55:11 -060028#include <stdint.h>
Marc Jones1587dc82017-05-15 18:55:11 -060029#include <string.h>
30
Elyes HAOUASc3385072019-03-21 15:38:06 +010031#include "chip.h"
32
Elyes HAOUAS777ccd42018-05-22 10:52:05 +020033static void set_io_addr_reg(struct device *dev, u32 nodeid, u32 linkn, u32 reg,
Marc Jones1587dc82017-05-15 18:55:11 -060034 u32 io_min, u32 io_max)
35{
36 u32 tempreg;
Marshall Dawson38bded02017-09-01 09:54:48 -060037
Marshall Dawson4e101ad2017-06-15 12:17:38 -060038 /* io range allocation. Limit */
39 tempreg = (nodeid & 0xf) | ((nodeid & 0x30) << (8 - 4)) | (linkn << 4)
40 | ((io_max & 0xf0) << (12 - 4));
Richard Spiegel41baf0c2018-10-22 13:57:18 -070041 pci_write_config32(SOC_ADDR_DEV, reg + 4, tempreg);
Marshall Dawson4e101ad2017-06-15 12:17:38 -060042 tempreg = 3 | ((io_min & 0xf0) << (12 - 4)); /* base: ISA and VGA ? */
Richard Spiegel41baf0c2018-10-22 13:57:18 -070043 pci_write_config32(SOC_ADDR_DEV, reg, tempreg);
Marc Jones1587dc82017-05-15 18:55:11 -060044}
45
Marshall Dawson4e101ad2017-06-15 12:17:38 -060046static void set_mmio_addr_reg(u32 nodeid, u32 linkn, u32 reg, u32 index,
47 u32 mmio_min, u32 mmio_max)
Marc Jones1587dc82017-05-15 18:55:11 -060048{
49 u32 tempreg;
Marshall Dawson38bded02017-09-01 09:54:48 -060050
Marshall Dawson4e101ad2017-06-15 12:17:38 -060051 /* io range allocation. Limit */
52 tempreg = (nodeid & 0xf) | (linkn << 4) | (mmio_max & 0xffffff00);
Felix Heldaec49ae2023-04-19 21:42:46 +020053 pci_write_config32(SOC_ADDR_DEV, reg + 4, tempreg);
Marc Jones1587dc82017-05-15 18:55:11 -060054 tempreg = 3 | (nodeid & 0x30) | (mmio_min & 0xffffff00);
Felix Heldaec49ae2023-04-19 21:42:46 +020055 pci_write_config32(SOC_ADDR_DEV, reg, tempreg);
Marc Jones1587dc82017-05-15 18:55:11 -060056}
57
Elyes HAOUAS777ccd42018-05-22 10:52:05 +020058static void read_resources(struct device *dev)
Marc Jones1587dc82017-05-15 18:55:11 -060059{
Felix Held56b037b2022-03-02 22:57:01 +010060 unsigned int idx = 0;
Marc Jonesd6a82002018-03-31 22:46:57 -060061 struct resource *res;
62
Felix Heldaf17f0b2022-03-02 23:36:55 +010063 /* The northbridge has no PCI BARs implemented, so there's no need to call
64 pci_dev_read_resources for it */
65
Marc Jones1587dc82017-05-15 18:55:11 -060066 /*
67 * This MMCONF resource must be reserved in the PCI domain.
68 * It is not honored by the coreboot resource allocator if it is in
69 * the CPU_CLUSTER.
70 */
Felix Held56b037b2022-03-02 22:57:01 +010071 mmconf_resource(dev, idx++);
Marc Jonesd6a82002018-03-31 22:46:57 -060072
73 /* NB IOAPIC2 resource */
Felix Heldb1197af2022-03-02 23:02:31 +010074 res = new_resource(dev, idx++); /* IOAPIC2 */
Marc Jonesd6a82002018-03-31 22:46:57 -060075 res->base = IO_APIC2_ADDR;
76 res->size = 0x00001000;
77 res->flags = IORESOURCE_MEM | IORESOURCE_ASSIGNED | IORESOURCE_FIXED;
Marc Jones1587dc82017-05-15 18:55:11 -060078}
79
Richard Spiegel2b7cd1d2018-10-22 14:39:37 -070080static void set_resource(struct device *dev, struct resource *res, u32 nodeid)
Marc Jones1587dc82017-05-15 18:55:11 -060081{
82 resource_t rbase, rend;
Marshall Dawson4e101ad2017-06-15 12:17:38 -060083 unsigned int reg, link_num;
Marc Jones1587dc82017-05-15 18:55:11 -060084 char buf[50];
85
86 /* Make certain the resource has actually been set */
Richard Spiegel2b7cd1d2018-10-22 14:39:37 -070087 if (!(res->flags & IORESOURCE_ASSIGNED))
Marc Jones1587dc82017-05-15 18:55:11 -060088 return;
89
90 /* If I have already stored this resource don't worry about it */
Richard Spiegel2b7cd1d2018-10-22 14:39:37 -070091 if (res->flags & IORESOURCE_STORED)
Marc Jones1587dc82017-05-15 18:55:11 -060092 return;
93
94 /* Only handle PCI memory and IO resources */
Richard Spiegel2b7cd1d2018-10-22 14:39:37 -070095 if (!(res->flags & (IORESOURCE_MEM | IORESOURCE_IO)))
Marc Jones1587dc82017-05-15 18:55:11 -060096 return;
97
98 /* Ensure I am actually looking at a resource of function 1 */
Richard Spiegel2b7cd1d2018-10-22 14:39:37 -070099 if ((res->index & 0xffff) < 0x1000)
Marc Jones1587dc82017-05-15 18:55:11 -0600100 return;
101
102 /* Get the base address */
Richard Spiegel2b7cd1d2018-10-22 14:39:37 -0700103 rbase = res->base;
Marc Jones1587dc82017-05-15 18:55:11 -0600104
105 /* Get the limit (rounded up) */
Richard Spiegel2b7cd1d2018-10-22 14:39:37 -0700106 rend = resource_end(res);
Marc Jones1587dc82017-05-15 18:55:11 -0600107
108 /* Get the register and link */
Richard Spiegel2b7cd1d2018-10-22 14:39:37 -0700109 reg = res->index & 0xfff; /* 4k */
110 link_num = IOINDEX_LINK(res->index);
Marc Jones1587dc82017-05-15 18:55:11 -0600111
Richard Spiegel2b7cd1d2018-10-22 14:39:37 -0700112 if (res->flags & IORESOURCE_IO)
Elyes Haouas55d0f402022-07-16 09:53:05 +0200113 set_io_addr_reg(dev, nodeid, link_num, reg, rbase >> 8, rend >> 8);
Richard Spiegel2b7cd1d2018-10-22 14:39:37 -0700114 else if (res->flags & IORESOURCE_MEM)
Marshall Dawson4e101ad2017-06-15 12:17:38 -0600115 set_mmio_addr_reg(nodeid, link_num, reg,
Richard Spiegel2b7cd1d2018-10-22 14:39:37 -0700116 (res->index >> 24), rbase >> 8, rend >> 8);
Marshall Dawson4e101ad2017-06-15 12:17:38 -0600117
Richard Spiegel2b7cd1d2018-10-22 14:39:37 -0700118 res->flags |= IORESOURCE_STORED;
Marc Jones1587dc82017-05-15 18:55:11 -0600119 snprintf(buf, sizeof(buf), " <node %x link %x>",
120 nodeid, link_num);
Richard Spiegel2b7cd1d2018-10-22 14:39:37 -0700121 report_resource_stored(dev, res, buf);
Marc Jones1587dc82017-05-15 18:55:11 -0600122}
123
124/**
125 * I tried to reuse the resource allocation code in set_resource()
126 * but it is too difficult to deal with the resource allocation magic.
127 */
128
Elyes HAOUAS777ccd42018-05-22 10:52:05 +0200129static void create_vga_resource(struct device *dev)
Marc Jones1587dc82017-05-15 18:55:11 -0600130{
131 struct bus *link;
132
133 /* find out which link the VGA card is connected,
134 * we only deal with the 'first' vga card */
Marshall Dawson4e101ad2017-06-15 12:17:38 -0600135 for (link = dev->link_list ; link ; link = link->next)
Marc Jones1587dc82017-05-15 18:55:11 -0600136 if (link->bridge_ctrl & PCI_BRIDGE_CTL_VGA)
137 break;
Marc Jones1587dc82017-05-15 18:55:11 -0600138
139 /* no VGA card installed */
140 if (link == NULL)
141 return;
142
Marshall Dawsone2697de2017-09-06 10:46:36 -0600143 printk(BIOS_DEBUG, "VGA: %s has VGA device\n", dev_path(dev));
Marshall Dawson38bded02017-09-01 09:54:48 -0600144 /* Route A0000-BFFFF, IO 3B0-3BB 3C0-3DF */
Richard Spiegel41baf0c2018-10-22 13:57:18 -0700145 pci_write_config32(SOC_ADDR_DEV, D18F1_VGAEN, VGA_ADDR_ENABLE);
Marc Jones1587dc82017-05-15 18:55:11 -0600146}
147
Elyes HAOUAS777ccd42018-05-22 10:52:05 +0200148static void set_resources(struct device *dev)
Marc Jones1587dc82017-05-15 18:55:11 -0600149{
150 struct bus *bus;
151 struct resource *res;
152
Marc Jones1587dc82017-05-15 18:55:11 -0600153 /* do we need this? */
154 create_vga_resource(dev);
155
156 /* Set each resource we have found */
Marshall Dawson4e101ad2017-06-15 12:17:38 -0600157 for (res = dev->resource_list ; res ; res = res->next)
Marc Jones1587dc82017-05-15 18:55:11 -0600158 set_resource(dev, res, 0);
Marc Jones1587dc82017-05-15 18:55:11 -0600159
Marshall Dawson4e101ad2017-06-15 12:17:38 -0600160 for (bus = dev->link_list ; bus ; bus = bus->next)
161 if (bus->children)
Marc Jones1587dc82017-05-15 18:55:11 -0600162 assign_resources(bus);
Marc Jones1587dc82017-05-15 18:55:11 -0600163}
164
165static void northbridge_init(struct device *dev)
166{
Kyösti Mälkki2e65e9c2021-06-16 11:00:40 +0300167 register_new_ioapic((u8 *)IO_APIC2_ADDR);
Marc Jones1587dc82017-05-15 18:55:11 -0600168}
169
Felix Held8cab80c2023-05-05 15:20:15 +0200170/* Used by \_SB.PCI0._CRS */
171static void acpi_fill_root_complex_tom(const struct device *device)
172{
173 const char *scope;
174
175 assert(device);
176
177 scope = acpi_device_scope(device);
178 assert(scope);
179 acpigen_write_scope(scope);
180
181 acpigen_write_name_dword("TOM1", get_top_of_mem_below_4gb());
182
183 /*
184 * Since XP only implements parts of ACPI 2.0, we can't use a qword
185 * here.
186 * See http://www.acpi.info/presentations/S01USMOBS169_OS%2520new.ppt
187 * slide 22ff.
188 * Shift value right by 20 bit to make it fit into 32bit,
189 * giving us 1MB granularity and a limit of almost 4Exabyte of memory.
190 */
191 acpigen_write_name_dword("TOM2", get_top_of_mem_above_4gb() >> 20);
192 acpigen_pop_len();
193}
194
Marc Jones1587dc82017-05-15 18:55:11 -0600195static unsigned long acpi_fill_hest(acpi_hest_t *hest)
196{
197 void *addr, *current;
198
199 /* Skip the HEST header. */
200 current = (void *)(hest + 1);
201
202 addr = agesawrapper_getlateinitptr(PICK_WHEA_MCE);
203 if (addr != NULL)
Marshall Dawson4e101ad2017-06-15 12:17:38 -0600204 current += acpi_create_hest_error_source(hest, current, 0,
Richard Spiegel271b8a52018-11-06 16:32:28 -0700205 (void *)((u32)addr + 2), *(uint16_t *)addr - 2);
Marc Jones1587dc82017-05-15 18:55:11 -0600206
207 addr = agesawrapper_getlateinitptr(PICK_WHEA_CMC);
208 if (addr != NULL)
Marshall Dawson4e101ad2017-06-15 12:17:38 -0600209 current += acpi_create_hest_error_source(hest, current, 1,
Richard Spiegel271b8a52018-11-06 16:32:28 -0700210 (void *)((u32)addr + 2), *(uint16_t *)addr - 2);
Marc Jones1587dc82017-05-15 18:55:11 -0600211
212 return (unsigned long)current;
213}
214
Furquan Shaikh0f007d82020-04-24 06:41:18 -0700215static unsigned long agesa_write_acpi_tables(const struct device *device,
Marc Jones1587dc82017-05-15 18:55:11 -0600216 unsigned long current,
217 acpi_rsdp_t *rsdp)
218{
219 acpi_srat_t *srat;
220 acpi_slit_t *slit;
Marc Jones1587dc82017-05-15 18:55:11 -0600221 acpi_header_t *alib;
222 acpi_header_t *ivrs;
223 acpi_hest_t *hest;
224
225 /* HEST */
Felix Held9abc4112023-01-18 15:47:39 +0100226 current = acpi_align_current(current);
Marc Jones1587dc82017-05-15 18:55:11 -0600227 hest = (acpi_hest_t *)current;
Richard Spiegel6a9e6cd2018-11-30 10:53:40 -0700228 acpi_write_hest(hest, acpi_fill_hest);
Marc Jones1587dc82017-05-15 18:55:11 -0600229 acpi_add_table(rsdp, (void *)current);
Richard Spiegel6a9e6cd2018-11-30 10:53:40 -0700230 current += hest->header.length;
Marc Jones1587dc82017-05-15 18:55:11 -0600231
Felix Held9abc4112023-01-18 15:47:39 +0100232 current = acpi_align_current(current);
Marc Jones1587dc82017-05-15 18:55:11 -0600233 printk(BIOS_DEBUG, "ACPI: * IVRS at %lx\n", current);
234 ivrs = agesawrapper_getlateinitptr(PICK_IVRS);
235 if (ivrs != NULL) {
236 memcpy((void *)current, ivrs, ivrs->length);
Marshall Dawson4e101ad2017-06-15 12:17:38 -0600237 ivrs = (acpi_header_t *)current;
Marc Jones1587dc82017-05-15 18:55:11 -0600238 current += ivrs->length;
239 acpi_add_table(rsdp, ivrs);
240 } else {
241 printk(BIOS_DEBUG, " AGESA IVRS table NULL. Skipping.\n");
242 }
243
244 /* SRAT */
Felix Held9abc4112023-01-18 15:47:39 +0100245 current = acpi_align_current(current);
Marc Jones1587dc82017-05-15 18:55:11 -0600246 printk(BIOS_DEBUG, "ACPI: * SRAT at %lx\n", current);
Marshall Dawson4e101ad2017-06-15 12:17:38 -0600247 srat = (acpi_srat_t *)agesawrapper_getlateinitptr(PICK_SRAT);
Marc Jones1587dc82017-05-15 18:55:11 -0600248 if (srat != NULL) {
249 memcpy((void *)current, srat, srat->header.length);
Marshall Dawson4e101ad2017-06-15 12:17:38 -0600250 srat = (acpi_srat_t *)current;
Marc Jones1587dc82017-05-15 18:55:11 -0600251 current += srat->header.length;
252 acpi_add_table(rsdp, srat);
253 } else {
254 printk(BIOS_DEBUG, " AGESA SRAT table NULL. Skipping.\n");
255 }
256
257 /* SLIT */
Felix Held9abc4112023-01-18 15:47:39 +0100258 current = acpi_align_current(current);
Marc Jones1587dc82017-05-15 18:55:11 -0600259 printk(BIOS_DEBUG, "ACPI: * SLIT at %lx\n", current);
Marshall Dawson4e101ad2017-06-15 12:17:38 -0600260 slit = (acpi_slit_t *)agesawrapper_getlateinitptr(PICK_SLIT);
Marc Jones1587dc82017-05-15 18:55:11 -0600261 if (slit != NULL) {
262 memcpy((void *)current, slit, slit->header.length);
Marshall Dawson4e101ad2017-06-15 12:17:38 -0600263 slit = (acpi_slit_t *)current;
Marc Jones1587dc82017-05-15 18:55:11 -0600264 current += slit->header.length;
265 acpi_add_table(rsdp, slit);
266 } else {
267 printk(BIOS_DEBUG, " AGESA SLIT table NULL. Skipping.\n");
268 }
269
270 /* ALIB */
Felix Held9abc4112023-01-18 15:47:39 +0100271 current = acpi_align_current(current);
Marc Jones1587dc82017-05-15 18:55:11 -0600272 printk(BIOS_DEBUG, "ACPI: * AGESA ALIB SSDT at %lx\n", current);
Marshall Dawson4e101ad2017-06-15 12:17:38 -0600273 alib = (acpi_header_t *)agesawrapper_getlateinitptr(PICK_ALIB);
Marc Jones1587dc82017-05-15 18:55:11 -0600274 if (alib != NULL) {
275 memcpy((void *)current, alib, alib->length);
Marshall Dawson4e101ad2017-06-15 12:17:38 -0600276 alib = (acpi_header_t *)current;
Marc Jones1587dc82017-05-15 18:55:11 -0600277 current += alib->length;
278 acpi_add_table(rsdp, (void *)alib);
Marshall Dawson4e101ad2017-06-15 12:17:38 -0600279 } else {
280 printk(BIOS_DEBUG, " AGESA ALIB SSDT table NULL."
281 " Skipping.\n");
Marc Jones1587dc82017-05-15 18:55:11 -0600282 }
283
Marc Jones1587dc82017-05-15 18:55:11 -0600284 printk(BIOS_DEBUG, "ACPI: * SSDT for PState at %lx\n", current);
285 return current;
286}
287
Felix Held26651c82022-10-13 16:12:40 +0200288struct device_operations stoneyridge_northbridge_operations = {
Marc Jones1587dc82017-05-15 18:55:11 -0600289 .read_resources = read_resources,
290 .set_resources = set_resources,
291 .enable_resources = pci_dev_enable_resources,
292 .init = northbridge_init,
Felix Held915c3872023-04-11 21:21:35 +0200293 .acpi_fill_ssdt = acpi_fill_root_complex_tom,
Marc Jones1587dc82017-05-15 18:55:11 -0600294 .write_acpi_tables = agesa_write_acpi_tables,
Marc Jones1587dc82017-05-15 18:55:11 -0600295};
296
Marshall Dawson154239a2017-11-02 09:49:30 -0600297/*
298 * Enable VGA cycles. Set memory ranges of the FCH legacy devices (TPM, HPET,
299 * BIOS RAM, Watchdog Timer, IOAPIC and ACPI) as non-posted. Set remaining
300 * MMIO to posted. Route all I/O to the southbridge.
301 */
302void amd_initcpuio(void)
303{
Felix Held5e9afe72023-04-20 12:55:55 +0200304 uintptr_t topmem = get_top_of_mem_below_4gb();
Marshall Dawson154239a2017-11-02 09:49:30 -0600305 uintptr_t base, limit;
306
307 /* Enable legacy video routing: D18F1xF4 VGA Enable */
308 pci_write_config32(SOC_ADDR_DEV, D18F1_VGAEN, VGA_ADDR_ENABLE);
309
310 /* Non-posted: range(HPET-LAPIC) or 0xfed00000 through 0xfee00000-1 */
311 base = (HPET_BASE_ADDRESS >> 8) | MMIO_WE | MMIO_RE;
Kyösti Mälkkidea42e02021-05-31 20:26:16 +0300312 limit = (ALIGN_DOWN(LAPIC_DEFAULT_BASE - 1, 64 * KiB) >> 8) | MMIO_NP;
Marshall Dawson154239a2017-11-02 09:49:30 -0600313 pci_write_config32(SOC_ADDR_DEV, NB_MMIO_LIMIT_LO(0), limit);
314 pci_write_config32(SOC_ADDR_DEV, NB_MMIO_BASE_LO(0), base);
315
316 /* Remaining PCI hole posted MMIO: TOM-HPET (TOM through 0xfed00000-1 */
317 base = (topmem >> 8) | MMIO_WE | MMIO_RE;
318 limit = ALIGN_DOWN(HPET_BASE_ADDRESS - 1, 64 * KiB) >> 8;
319 pci_write_config32(SOC_ADDR_DEV, NB_MMIO_LIMIT_LO(1), limit);
320 pci_write_config32(SOC_ADDR_DEV, NB_MMIO_BASE_LO(1), base);
321
322 /* Route all I/O downstream */
323 base = 0 | IO_WE | IO_RE;
324 limit = ALIGN_DOWN(0xffff, 4 * KiB);
325 pci_write_config32(SOC_ADDR_DEV, NB_IO_LIMIT(0), limit);
326 pci_write_config32(SOC_ADDR_DEV, NB_IO_BASE(0), base);
327}
328
Marc Jones1587dc82017-05-15 18:55:11 -0600329void fam15_finalize(void *chip_info)
330{
Marc Jones1587dc82017-05-15 18:55:11 -0600331 u32 value;
Richard Spiegel41baf0c2018-10-22 13:57:18 -0700332
333 /* TODO: move IOAPIC code to dsdt.asl */
334 pci_write_config32(SOC_GNB_DEV, NB_IOAPIC_INDEX, 0);
335 pci_write_config32(SOC_GNB_DEV, NB_IOAPIC_DATA, 5);
Marc Jones1587dc82017-05-15 18:55:11 -0600336
337 /* disable No Snoop */
Richard Spiegel41baf0c2018-10-22 13:57:18 -0700338 value = pci_read_config32(SOC_HDA0_DEV, HDA_DEV_CTRL_STATUS);
Richard Spiegel3d34ae32018-04-13 13:20:08 -0700339 value &= ~HDA_NO_SNOOP_EN;
Richard Spiegel41baf0c2018-10-22 13:57:18 -0700340 pci_write_config32(SOC_HDA0_DEV, HDA_DEV_CTRL_STATUS, value);
Marc Jones1587dc82017-05-15 18:55:11 -0600341}
342
Elyes HAOUAS777ccd42018-05-22 10:52:05 +0200343void domain_enable_resources(struct device *dev)
Marc Jones1587dc82017-05-15 18:55:11 -0600344{
Marc Jones1587dc82017-05-15 18:55:11 -0600345 /* Must be called after PCI enumeration and resource allocation */
Kyösti Mälkki9e591c42021-01-09 12:37:25 +0200346 if (!acpi_is_wakeup_s3())
Kyösti Mälkki6e512c42018-06-14 06:57:05 +0300347 do_agesawrapper(AMD_INIT_MID, "amdinitmid");
Marc Jones1587dc82017-05-15 18:55:11 -0600348}
349
Furquan Shaikhfc752b62020-05-13 12:14:11 -0700350void domain_read_resources(struct device *dev)
Marc Jones1587dc82017-05-15 18:55:11 -0600351{
Marc Jones5fd1d5a2018-02-08 15:41:54 -0700352 uint64_t uma_base = get_uma_base();
353 uint32_t uma_size = get_uma_size();
354 uint32_t mem_useable = (uintptr_t)cbmem_top();
Felix Held392cf2f2023-04-20 13:23:23 +0200355 uint32_t tom = get_top_of_mem_below_4gb();
Felix Held27af3e62023-04-22 05:59:52 +0200356 uint64_t high_tom = get_top_of_mem_above_4gb();
Marc Jones5fd1d5a2018-02-08 15:41:54 -0700357 uint64_t high_mem_useable;
358 int idx = 0x10;
Marc Jones1587dc82017-05-15 18:55:11 -0600359
Furquan Shaikhfc752b62020-05-13 12:14:11 -0700360 pci_domain_read_resources(dev);
361
Felix Heldd7ad1402023-06-05 15:30:10 +0200362 fixed_io_range_reserved(dev, idx++, PCI_IO_CONFIG_INDEX, PCI_IO_CONFIG_PORT_COUNT);
363
Marc Jones5fd1d5a2018-02-08 15:41:54 -0700364 /* 0x0 -> 0x9ffff */
Kyösti Mälkki27d62992022-05-24 20:25:58 +0300365 ram_resource_kb(dev, idx++, 0, 0xa0000 / KiB);
Marc Jones1587dc82017-05-15 18:55:11 -0600366
Marc Jones5fd1d5a2018-02-08 15:41:54 -0700367 /* 0xa0000 -> 0xbffff: legacy VGA */
Kyösti Mälkki27d62992022-05-24 20:25:58 +0300368 mmio_resource_kb(dev, idx++, 0xa0000 / KiB, 0x20000 / KiB);
Marc Jones5fd1d5a2018-02-08 15:41:54 -0700369
370 /* 0xc0000 -> 0xfffff: Option ROM */
Kyösti Mälkki27d62992022-05-24 20:25:58 +0300371 reserved_ram_resource_kb(dev, idx++, 0xc0000 / KiB, 0x40000 / KiB);
Marc Jones1587dc82017-05-15 18:55:11 -0600372
Marshall Dawson29f1b742017-09-06 14:59:45 -0600373 /*
Martin Roth26f97f92021-10-01 14:53:22 -0600374 * 0x100000 (1MiB) -> low top usable RAM
Marc Jones5fd1d5a2018-02-08 15:41:54 -0700375 * cbmem_top() accounts for low UMA and TSEG if they are used.
Marc Jones1587dc82017-05-15 18:55:11 -0600376 */
Kyösti Mälkki27d62992022-05-24 20:25:58 +0300377 ram_resource_kb(dev, idx++, (1 * MiB) / KiB,
Marc Jones5fd1d5a2018-02-08 15:41:54 -0700378 (mem_useable - (1 * MiB)) / KiB);
Marc Jones1587dc82017-05-15 18:55:11 -0600379
Martin Roth26f97f92021-10-01 14:53:22 -0600380 /* Low top usable RAM -> Low top RAM (bottom pci mmio hole) */
Kyösti Mälkki27d62992022-05-24 20:25:58 +0300381 reserved_ram_resource_kb(dev, idx++, mem_useable / KiB,
Felix Held392cf2f2023-04-20 13:23:23 +0200382 (tom - mem_useable) / KiB);
Marc Jones1587dc82017-05-15 18:55:11 -0600383
Marc Jones5fd1d5a2018-02-08 15:41:54 -0700384 /* If there is memory above 4GiB */
Felix Held392cf2f2023-04-20 13:23:23 +0200385 if (high_tom >> 32) {
Martin Roth26f97f92021-10-01 14:53:22 -0600386 /* 4GiB -> high top usable */
Marc Jones5fd1d5a2018-02-08 15:41:54 -0700387 if (uma_base >= (4ull * GiB))
388 high_mem_useable = uma_base;
389 else
Felix Held392cf2f2023-04-20 13:23:23 +0200390 high_mem_useable = high_tom;
Marc Jones1587dc82017-05-15 18:55:11 -0600391
Kyösti Mälkki27d62992022-05-24 20:25:58 +0300392 ram_resource_kb(dev, idx++, (4ull * GiB) / KiB,
Marc Jones5fd1d5a2018-02-08 15:41:54 -0700393 ((high_mem_useable - (4ull * GiB)) / KiB));
Marc Jones1587dc82017-05-15 18:55:11 -0600394
Martin Roth26f97f92021-10-01 14:53:22 -0600395 /* High top usable RAM -> high top RAM */
Marc Jones5fd1d5a2018-02-08 15:41:54 -0700396 if (uma_base >= (4ull * GiB)) {
Kyösti Mälkki27d62992022-05-24 20:25:58 +0300397 reserved_ram_resource_kb(dev, idx++, uma_base / KiB,
Marc Jones5fd1d5a2018-02-08 15:41:54 -0700398 uma_size / KiB);
Marc Jones1587dc82017-05-15 18:55:11 -0600399 }
Marc Jones1587dc82017-05-15 18:55:11 -0600400 }
Marc Jones1587dc82017-05-15 18:55:11 -0600401}
402
Richard Spiegel2e90ee32018-07-24 12:08:22 -0700403__weak void set_board_env_params(GNB_ENV_CONFIGURATION *params) { }
404
Marshall Dawson2942db62017-12-14 10:00:27 -0700405void SetNbEnvParams(GNB_ENV_CONFIGURATION *params)
406{
Martin Roth50f2e4c2018-10-29 11:16:53 -0600407 const struct device *dev = SOC_IOMMU_DEV;
408 params->IommuSupport = dev && dev->enabled;
Richard Spiegel2e90ee32018-07-24 12:08:22 -0700409 set_board_env_params(params);
Marshall Dawson2942db62017-12-14 10:00:27 -0700410}
411
412void SetNbMidParams(GNB_MID_CONFIGURATION *params)
413{
414 /* 0=Primary and decode all VGA resources, 1=Secondary - decode none */
415 params->iGpuVgaMode = 0;
416 params->GnbIoapicAddress = IO_APIC2_ADDR;
417}
Furquan Shaikh91a7abf2020-04-27 18:48:48 -0700418
419void hda_soc_ssdt_quirks(const struct device *dev)
420{
421 const char *scope = acpi_device_path(dev);
422 static const struct fieldlist list[] = {
423 FIELDLIST_OFFSET(0x42),
424 FIELDLIST_NAMESTR("NSDI", 1),
425 FIELDLIST_NAMESTR("NSDO", 1),
426 FIELDLIST_NAMESTR("NSEN", 1),
427 };
428 struct opregion opreg = OPREGION("AZPD", PCI_CONFIG, 0x0, 0x100);
429
430 assert(scope);
431
432 acpigen_write_scope(scope);
433
434 /*
435 * OperationRegion(AZPD, PCI_Config, 0x00, 0x100)
436 * Field (AZPD, AnyAcc, NoLock, Preserve) {
437 * Offset (0x42),
438 * NSDI, 1,
439 * NSDO, 1,
440 * NSEN, 1,
441 * }
442 */
443 acpigen_write_opregion(&opreg);
444 acpigen_write_field(opreg.name, list, ARRAY_SIZE(list),
445 FIELD_ANYACC | FIELD_NOLOCK | FIELD_PRESERVE);
446
447 /*
448 * Method (_INI, 0, NotSerialized) {
Kyösti Mälkkiff9ba542021-02-09 17:38:23 +0200449 * Store (Zero, NSEN)
450 * Store (One, NSDO)
451 * Store (One, NSDI)
Furquan Shaikh91a7abf2020-04-27 18:48:48 -0700452 * }
453 */
454 acpigen_write_method("_INI", 0);
455
Furquan Shaikhac204ba2021-02-19 10:23:17 -0800456 acpigen_write_store_op_to_namestr(ZERO_OP, "NSEN");
457 acpigen_write_store_op_to_namestr(ONE_OP, "NSDO");
458 acpigen_write_store_op_to_namestr(ONE_OP, "NSDI");
Furquan Shaikh91a7abf2020-04-27 18:48:48 -0700459
Furquan Shaikh91a7abf2020-04-27 18:48:48 -0700460 acpigen_pop_len(); /* Method _INI */
461
462 acpigen_pop_len(); /* Scope */
463}