blob: 04472dc3b5f904f2872ff08f766292aa0df53614 [file] [log] [blame]
Angel Ponsae593872020-04-04 18:50:57 +02001/* SPDX-License-Identifier: GPL-2.0-only */
Marc Jones1587dc82017-05-15 18:55:11 -06002
Furquan Shaikh91a7abf2020-04-27 18:48:48 -07003#include <assert.h>
Michał Żygowskif65c1e42019-12-01 18:14:39 +01004#include <amdblocks/biosram.h>
Furquan Shaikh91a7abf2020-04-27 18:48:48 -07005#include <amdblocks/hda.h>
Kyösti Mälkkif1b58b72019-03-01 13:43:02 +02006#include <device/pci_ops.h>
Felix Held4b2464f2022-02-23 17:54:20 +01007#include <arch/hpet.h>
Marc Jonesd6a82002018-03-31 22:46:57 -06008#include <arch/ioapic.h>
Furquan Shaikh76cedd22020-05-02 10:24:23 -07009#include <acpi/acpi.h>
10#include <acpi/acpigen.h>
Marc Jones1587dc82017-05-15 18:55:11 -060011#include <cbmem.h>
Marc Jones1587dc82017-05-15 18:55:11 -060012#include <console/console.h>
Marc Jones1587dc82017-05-15 18:55:11 -060013#include <cpu/amd/mtrr.h>
Marshall Dawson154239a2017-11-02 09:49:30 -060014#include <cpu/x86/lapic_def.h>
Marshall Dawsonf82aa102017-09-20 18:01:41 -060015#include <cpu/x86/msr.h>
Elyes HAOUAS400ce552018-10-12 10:54:30 +020016#include <cpu/amd/msr.h>
Marc Jones1587dc82017-05-15 18:55:11 -060017#include <device/device.h>
18#include <device/pci.h>
19#include <device/pci_ids.h>
Richard Spiegel0ad74ac2017-12-08 16:53:29 -070020#include <amdblocks/agesawrapper.h>
21#include <amdblocks/agesawrapper_call.h>
Felix Held604ffa62021-02-12 00:43:20 +010022#include <amdblocks/ioapic.h>
Marshall Dawson2942db62017-12-14 10:00:27 -070023#include <agesa_headers.h>
Marshall Dawson653f7602018-09-04 13:25:39 -060024#include <soc/cpu.h>
Marc Jones1587dc82017-05-15 18:55:11 -060025#include <soc/northbridge.h>
Marshall Dawson38bded02017-09-01 09:54:48 -060026#include <soc/pci_devs.h>
Marshall Dawson2942db62017-12-14 10:00:27 -070027#include <soc/iomap.h>
Marc Jones1587dc82017-05-15 18:55:11 -060028#include <stdint.h>
Marc Jones1587dc82017-05-15 18:55:11 -060029#include <string.h>
30
Elyes HAOUASc3385072019-03-21 15:38:06 +010031#include "chip.h"
32
Elyes HAOUAS777ccd42018-05-22 10:52:05 +020033static void set_io_addr_reg(struct device *dev, u32 nodeid, u32 linkn, u32 reg,
Marc Jones1587dc82017-05-15 18:55:11 -060034 u32 io_min, u32 io_max)
35{
36 u32 tempreg;
Marshall Dawson38bded02017-09-01 09:54:48 -060037
Marshall Dawson4e101ad2017-06-15 12:17:38 -060038 /* io range allocation. Limit */
39 tempreg = (nodeid & 0xf) | ((nodeid & 0x30) << (8 - 4)) | (linkn << 4)
40 | ((io_max & 0xf0) << (12 - 4));
Richard Spiegel41baf0c2018-10-22 13:57:18 -070041 pci_write_config32(SOC_ADDR_DEV, reg + 4, tempreg);
Marshall Dawson4e101ad2017-06-15 12:17:38 -060042 tempreg = 3 | ((io_min & 0xf0) << (12 - 4)); /* base: ISA and VGA ? */
Richard Spiegel41baf0c2018-10-22 13:57:18 -070043 pci_write_config32(SOC_ADDR_DEV, reg, tempreg);
Marc Jones1587dc82017-05-15 18:55:11 -060044}
45
Marshall Dawson4e101ad2017-06-15 12:17:38 -060046static void set_mmio_addr_reg(u32 nodeid, u32 linkn, u32 reg, u32 index,
47 u32 mmio_min, u32 mmio_max)
Marc Jones1587dc82017-05-15 18:55:11 -060048{
49 u32 tempreg;
Marshall Dawson38bded02017-09-01 09:54:48 -060050
Marshall Dawson4e101ad2017-06-15 12:17:38 -060051 /* io range allocation. Limit */
52 tempreg = (nodeid & 0xf) | (linkn << 4) | (mmio_max & 0xffffff00);
Richard Spiegel41baf0c2018-10-22 13:57:18 -070053 pci_write_config32(SOC_ADDR_DEV, reg + 4, tempreg);
Marc Jones1587dc82017-05-15 18:55:11 -060054 tempreg = 3 | (nodeid & 0x30) | (mmio_min & 0xffffff00);
Richard Spiegel41baf0c2018-10-22 13:57:18 -070055 pci_write_config32(SOC_ADDR_DEV, reg, tempreg);
Marc Jones1587dc82017-05-15 18:55:11 -060056}
57
Elyes HAOUAS777ccd42018-05-22 10:52:05 +020058static void read_resources(struct device *dev)
Marc Jones1587dc82017-05-15 18:55:11 -060059{
Marc Jonesd6a82002018-03-31 22:46:57 -060060 struct resource *res;
61
Marc Jones1587dc82017-05-15 18:55:11 -060062 /*
63 * This MMCONF resource must be reserved in the PCI domain.
64 * It is not honored by the coreboot resource allocator if it is in
65 * the CPU_CLUSTER.
66 */
Aaron Durbin3173d442017-11-03 12:14:25 -060067 mmconf_resource(dev, MMIO_CONF_BASE);
Marc Jonesd6a82002018-03-31 22:46:57 -060068
69 /* NB IOAPIC2 resource */
70 res = new_resource(dev, IO_APIC2_ADDR); /* IOAPIC2 */
71 res->base = IO_APIC2_ADDR;
72 res->size = 0x00001000;
73 res->flags = IORESOURCE_MEM | IORESOURCE_ASSIGNED | IORESOURCE_FIXED;
Marc Jones1587dc82017-05-15 18:55:11 -060074}
75
Richard Spiegel2b7cd1d2018-10-22 14:39:37 -070076static void set_resource(struct device *dev, struct resource *res, u32 nodeid)
Marc Jones1587dc82017-05-15 18:55:11 -060077{
78 resource_t rbase, rend;
Marshall Dawson4e101ad2017-06-15 12:17:38 -060079 unsigned int reg, link_num;
Marc Jones1587dc82017-05-15 18:55:11 -060080 char buf[50];
81
82 /* Make certain the resource has actually been set */
Richard Spiegel2b7cd1d2018-10-22 14:39:37 -070083 if (!(res->flags & IORESOURCE_ASSIGNED))
Marc Jones1587dc82017-05-15 18:55:11 -060084 return;
85
86 /* If I have already stored this resource don't worry about it */
Richard Spiegel2b7cd1d2018-10-22 14:39:37 -070087 if (res->flags & IORESOURCE_STORED)
Marc Jones1587dc82017-05-15 18:55:11 -060088 return;
89
90 /* Only handle PCI memory and IO resources */
Richard Spiegel2b7cd1d2018-10-22 14:39:37 -070091 if (!(res->flags & (IORESOURCE_MEM | IORESOURCE_IO)))
Marc Jones1587dc82017-05-15 18:55:11 -060092 return;
93
94 /* Ensure I am actually looking at a resource of function 1 */
Richard Spiegel2b7cd1d2018-10-22 14:39:37 -070095 if ((res->index & 0xffff) < 0x1000)
Marc Jones1587dc82017-05-15 18:55:11 -060096 return;
97
98 /* Get the base address */
Richard Spiegel2b7cd1d2018-10-22 14:39:37 -070099 rbase = res->base;
Marc Jones1587dc82017-05-15 18:55:11 -0600100
101 /* Get the limit (rounded up) */
Richard Spiegel2b7cd1d2018-10-22 14:39:37 -0700102 rend = resource_end(res);
Marc Jones1587dc82017-05-15 18:55:11 -0600103
104 /* Get the register and link */
Richard Spiegel2b7cd1d2018-10-22 14:39:37 -0700105 reg = res->index & 0xfff; /* 4k */
106 link_num = IOINDEX_LINK(res->index);
Marc Jones1587dc82017-05-15 18:55:11 -0600107
Richard Spiegel2b7cd1d2018-10-22 14:39:37 -0700108 if (res->flags & IORESOURCE_IO)
Marc Jones1587dc82017-05-15 18:55:11 -0600109 set_io_addr_reg(dev, nodeid, link_num, reg, rbase>>8, rend>>8);
Richard Spiegel2b7cd1d2018-10-22 14:39:37 -0700110 else if (res->flags & IORESOURCE_MEM)
Marshall Dawson4e101ad2017-06-15 12:17:38 -0600111 set_mmio_addr_reg(nodeid, link_num, reg,
Richard Spiegel2b7cd1d2018-10-22 14:39:37 -0700112 (res->index >> 24), rbase >> 8, rend >> 8);
Marshall Dawson4e101ad2017-06-15 12:17:38 -0600113
Richard Spiegel2b7cd1d2018-10-22 14:39:37 -0700114 res->flags |= IORESOURCE_STORED;
Marc Jones1587dc82017-05-15 18:55:11 -0600115 snprintf(buf, sizeof(buf), " <node %x link %x>",
116 nodeid, link_num);
Richard Spiegel2b7cd1d2018-10-22 14:39:37 -0700117 report_resource_stored(dev, res, buf);
Marc Jones1587dc82017-05-15 18:55:11 -0600118}
119
120/**
121 * I tried to reuse the resource allocation code in set_resource()
122 * but it is too difficult to deal with the resource allocation magic.
123 */
124
Elyes HAOUAS777ccd42018-05-22 10:52:05 +0200125static void create_vga_resource(struct device *dev)
Marc Jones1587dc82017-05-15 18:55:11 -0600126{
127 struct bus *link;
128
129 /* find out which link the VGA card is connected,
130 * we only deal with the 'first' vga card */
Marshall Dawson4e101ad2017-06-15 12:17:38 -0600131 for (link = dev->link_list ; link ; link = link->next)
Marc Jones1587dc82017-05-15 18:55:11 -0600132 if (link->bridge_ctrl & PCI_BRIDGE_CTL_VGA)
133 break;
Marc Jones1587dc82017-05-15 18:55:11 -0600134
135 /* no VGA card installed */
136 if (link == NULL)
137 return;
138
Marshall Dawsone2697de2017-09-06 10:46:36 -0600139 printk(BIOS_DEBUG, "VGA: %s has VGA device\n", dev_path(dev));
Marshall Dawson38bded02017-09-01 09:54:48 -0600140 /* Route A0000-BFFFF, IO 3B0-3BB 3C0-3DF */
Richard Spiegel41baf0c2018-10-22 13:57:18 -0700141 pci_write_config32(SOC_ADDR_DEV, D18F1_VGAEN, VGA_ADDR_ENABLE);
Marc Jones1587dc82017-05-15 18:55:11 -0600142}
143
Elyes HAOUAS777ccd42018-05-22 10:52:05 +0200144static void set_resources(struct device *dev)
Marc Jones1587dc82017-05-15 18:55:11 -0600145{
146 struct bus *bus;
147 struct resource *res;
148
Marc Jones1587dc82017-05-15 18:55:11 -0600149 /* do we need this? */
150 create_vga_resource(dev);
151
152 /* Set each resource we have found */
Marshall Dawson4e101ad2017-06-15 12:17:38 -0600153 for (res = dev->resource_list ; res ; res = res->next)
Marc Jones1587dc82017-05-15 18:55:11 -0600154 set_resource(dev, res, 0);
Marc Jones1587dc82017-05-15 18:55:11 -0600155
Marshall Dawson4e101ad2017-06-15 12:17:38 -0600156 for (bus = dev->link_list ; bus ; bus = bus->next)
157 if (bus->children)
Marc Jones1587dc82017-05-15 18:55:11 -0600158 assign_resources(bus);
Marc Jones1587dc82017-05-15 18:55:11 -0600159}
160
161static void northbridge_init(struct device *dev)
162{
Felix Held604ffa62021-02-12 00:43:20 +0100163 setup_ioapic((u8 *)IO_APIC2_ADDR, GNB_IOAPIC_ID);
Marc Jones1587dc82017-05-15 18:55:11 -0600164}
165
166static unsigned long acpi_fill_hest(acpi_hest_t *hest)
167{
168 void *addr, *current;
169
170 /* Skip the HEST header. */
171 current = (void *)(hest + 1);
172
173 addr = agesawrapper_getlateinitptr(PICK_WHEA_MCE);
174 if (addr != NULL)
Marshall Dawson4e101ad2017-06-15 12:17:38 -0600175 current += acpi_create_hest_error_source(hest, current, 0,
Richard Spiegel271b8a52018-11-06 16:32:28 -0700176 (void *)((u32)addr + 2), *(uint16_t *)addr - 2);
Marc Jones1587dc82017-05-15 18:55:11 -0600177
178 addr = agesawrapper_getlateinitptr(PICK_WHEA_CMC);
179 if (addr != NULL)
Marshall Dawson4e101ad2017-06-15 12:17:38 -0600180 current += acpi_create_hest_error_source(hest, current, 1,
Richard Spiegel271b8a52018-11-06 16:32:28 -0700181 (void *)((u32)addr + 2), *(uint16_t *)addr - 2);
Marc Jones1587dc82017-05-15 18:55:11 -0600182
183 return (unsigned long)current;
184}
185
Furquan Shaikh7536a392020-04-24 21:59:21 -0700186static void northbridge_fill_ssdt_generator(const struct device *device)
Marc Jones1587dc82017-05-15 18:55:11 -0600187{
188 msr_t msr;
189 char pscope[] = "\\_SB.PCI0";
190
191 acpigen_write_scope(pscope);
192 msr = rdmsr(TOP_MEM);
193 acpigen_write_name_dword("TOM1", msr.lo);
194 msr = rdmsr(TOP_MEM2);
195 /*
196 * Since XP only implements parts of ACPI 2.0, we can't use a qword
197 * here.
198 * See http://www.acpi.info/presentations/S01USMOBS169_OS%2520new.ppt
199 * slide 22ff.
200 * Shift value right by 20 bit to make it fit into 32bit,
201 * giving us 1MB granularity and a limit of almost 4Exabyte of memory.
202 */
203 acpigen_write_name_dword("TOM2", (msr.hi << 12) | msr.lo >> 20);
204 acpigen_pop_len();
205}
206
Michał Żygowski9550e972020-03-20 13:56:46 +0100207static void patch_ssdt_processor_scope(acpi_header_t *ssdt)
208{
209 unsigned int len = ssdt->length - sizeof(acpi_header_t);
210 unsigned int i;
211
212 for (i = sizeof(acpi_header_t); i < len; i++) {
213 /* Search for _PR_ scope and replace it with _SB_ */
214 if (*(uint32_t *)((unsigned long)ssdt + i) == 0x5f52505f)
215 *(uint32_t *)((unsigned long)ssdt + i) = 0x5f42535f;
216 }
217 /* Recalculate checksum */
218 ssdt->checksum = 0;
219 ssdt->checksum = acpi_checksum((void *)ssdt, ssdt->length);
220}
221
Furquan Shaikh0f007d82020-04-24 06:41:18 -0700222static unsigned long agesa_write_acpi_tables(const struct device *device,
Marc Jones1587dc82017-05-15 18:55:11 -0600223 unsigned long current,
224 acpi_rsdp_t *rsdp)
225{
226 acpi_srat_t *srat;
227 acpi_slit_t *slit;
228 acpi_header_t *ssdt;
229 acpi_header_t *alib;
230 acpi_header_t *ivrs;
231 acpi_hest_t *hest;
232
233 /* HEST */
234 current = ALIGN(current, 8);
235 hest = (acpi_hest_t *)current;
Richard Spiegel6a9e6cd2018-11-30 10:53:40 -0700236 acpi_write_hest(hest, acpi_fill_hest);
Marc Jones1587dc82017-05-15 18:55:11 -0600237 acpi_add_table(rsdp, (void *)current);
Richard Spiegel6a9e6cd2018-11-30 10:53:40 -0700238 current += hest->header.length;
Marc Jones1587dc82017-05-15 18:55:11 -0600239
240 current = ALIGN(current, 8);
241 printk(BIOS_DEBUG, "ACPI: * IVRS at %lx\n", current);
242 ivrs = agesawrapper_getlateinitptr(PICK_IVRS);
243 if (ivrs != NULL) {
244 memcpy((void *)current, ivrs, ivrs->length);
Marshall Dawson4e101ad2017-06-15 12:17:38 -0600245 ivrs = (acpi_header_t *)current;
Marc Jones1587dc82017-05-15 18:55:11 -0600246 current += ivrs->length;
247 acpi_add_table(rsdp, ivrs);
248 } else {
249 printk(BIOS_DEBUG, " AGESA IVRS table NULL. Skipping.\n");
250 }
251
252 /* SRAT */
253 current = ALIGN(current, 8);
254 printk(BIOS_DEBUG, "ACPI: * SRAT at %lx\n", current);
Marshall Dawson4e101ad2017-06-15 12:17:38 -0600255 srat = (acpi_srat_t *)agesawrapper_getlateinitptr(PICK_SRAT);
Marc Jones1587dc82017-05-15 18:55:11 -0600256 if (srat != NULL) {
257 memcpy((void *)current, srat, srat->header.length);
Marshall Dawson4e101ad2017-06-15 12:17:38 -0600258 srat = (acpi_srat_t *)current;
Marc Jones1587dc82017-05-15 18:55:11 -0600259 current += srat->header.length;
260 acpi_add_table(rsdp, srat);
261 } else {
262 printk(BIOS_DEBUG, " AGESA SRAT table NULL. Skipping.\n");
263 }
264
265 /* SLIT */
266 current = ALIGN(current, 8);
267 printk(BIOS_DEBUG, "ACPI: * SLIT at %lx\n", current);
Marshall Dawson4e101ad2017-06-15 12:17:38 -0600268 slit = (acpi_slit_t *)agesawrapper_getlateinitptr(PICK_SLIT);
Marc Jones1587dc82017-05-15 18:55:11 -0600269 if (slit != NULL) {
270 memcpy((void *)current, slit, slit->header.length);
Marshall Dawson4e101ad2017-06-15 12:17:38 -0600271 slit = (acpi_slit_t *)current;
Marc Jones1587dc82017-05-15 18:55:11 -0600272 current += slit->header.length;
273 acpi_add_table(rsdp, slit);
274 } else {
275 printk(BIOS_DEBUG, " AGESA SLIT table NULL. Skipping.\n");
276 }
277
278 /* ALIB */
279 current = ALIGN(current, 16);
280 printk(BIOS_DEBUG, "ACPI: * AGESA ALIB SSDT at %lx\n", current);
Marshall Dawson4e101ad2017-06-15 12:17:38 -0600281 alib = (acpi_header_t *)agesawrapper_getlateinitptr(PICK_ALIB);
Marc Jones1587dc82017-05-15 18:55:11 -0600282 if (alib != NULL) {
283 memcpy((void *)current, alib, alib->length);
Marshall Dawson4e101ad2017-06-15 12:17:38 -0600284 alib = (acpi_header_t *)current;
Marc Jones1587dc82017-05-15 18:55:11 -0600285 current += alib->length;
286 acpi_add_table(rsdp, (void *)alib);
Marshall Dawson4e101ad2017-06-15 12:17:38 -0600287 } else {
288 printk(BIOS_DEBUG, " AGESA ALIB SSDT table NULL."
289 " Skipping.\n");
Marc Jones1587dc82017-05-15 18:55:11 -0600290 }
291
Marc Jones1587dc82017-05-15 18:55:11 -0600292 current = ALIGN(current, 16);
293 printk(BIOS_DEBUG, "ACPI: * SSDT at %lx\n", current);
Marshall Dawson4e101ad2017-06-15 12:17:38 -0600294 ssdt = (acpi_header_t *)agesawrapper_getlateinitptr(PICK_PSTATE);
Marc Jones1587dc82017-05-15 18:55:11 -0600295 if (ssdt != NULL) {
Michał Żygowski9550e972020-03-20 13:56:46 +0100296 patch_ssdt_processor_scope(ssdt);
Marc Jones1587dc82017-05-15 18:55:11 -0600297 memcpy((void *)current, ssdt, ssdt->length);
Marshall Dawson4e101ad2017-06-15 12:17:38 -0600298 ssdt = (acpi_header_t *)current;
Marc Jones1587dc82017-05-15 18:55:11 -0600299 current += ssdt->length;
Marshall Dawson4e101ad2017-06-15 12:17:38 -0600300 } else {
Marc Jones1587dc82017-05-15 18:55:11 -0600301 printk(BIOS_DEBUG, " AGESA PState table NULL. Skipping.\n");
302 }
Marshall Dawson4e101ad2017-06-15 12:17:38 -0600303 acpi_add_table(rsdp, ssdt);
Marc Jones1587dc82017-05-15 18:55:11 -0600304
305 printk(BIOS_DEBUG, "ACPI: * SSDT for PState at %lx\n", current);
306 return current;
307}
308
309static struct device_operations northbridge_operations = {
310 .read_resources = read_resources,
311 .set_resources = set_resources,
312 .enable_resources = pci_dev_enable_resources,
313 .init = northbridge_init,
Nico Huber68680dd2020-03-31 17:34:52 +0200314 .acpi_fill_ssdt = northbridge_fill_ssdt_generator,
Marc Jones1587dc82017-05-15 18:55:11 -0600315 .write_acpi_tables = agesa_write_acpi_tables,
Marc Jones1587dc82017-05-15 18:55:11 -0600316};
317
Richard Spiegel9247e862019-06-28 09:18:47 -0700318static const unsigned short pci_device_ids[] = {
319 PCI_DEVICE_ID_AMD_15H_MODEL_606F_NB_HT,
320 PCI_DEVICE_ID_AMD_15H_MODEL_707F_NB_HT,
321 0 };
322
Marc Jones1587dc82017-05-15 18:55:11 -0600323static const struct pci_driver family15_northbridge __pci_driver = {
324 .ops = &northbridge_operations,
325 .vendor = PCI_VENDOR_ID_AMD,
Richard Spiegel9247e862019-06-28 09:18:47 -0700326 .devices = pci_device_ids,
Marc Jones1587dc82017-05-15 18:55:11 -0600327};
328
Marshall Dawson154239a2017-11-02 09:49:30 -0600329/*
330 * Enable VGA cycles. Set memory ranges of the FCH legacy devices (TPM, HPET,
331 * BIOS RAM, Watchdog Timer, IOAPIC and ACPI) as non-posted. Set remaining
332 * MMIO to posted. Route all I/O to the southbridge.
333 */
334void amd_initcpuio(void)
335{
Arthur Heymansc4350382021-10-28 12:35:39 +0200336 uintptr_t topmem = amd_topmem();
Marshall Dawson154239a2017-11-02 09:49:30 -0600337 uintptr_t base, limit;
338
339 /* Enable legacy video routing: D18F1xF4 VGA Enable */
340 pci_write_config32(SOC_ADDR_DEV, D18F1_VGAEN, VGA_ADDR_ENABLE);
341
342 /* Non-posted: range(HPET-LAPIC) or 0xfed00000 through 0xfee00000-1 */
343 base = (HPET_BASE_ADDRESS >> 8) | MMIO_WE | MMIO_RE;
Kyösti Mälkkidea42e02021-05-31 20:26:16 +0300344 limit = (ALIGN_DOWN(LAPIC_DEFAULT_BASE - 1, 64 * KiB) >> 8) | MMIO_NP;
Marshall Dawson154239a2017-11-02 09:49:30 -0600345 pci_write_config32(SOC_ADDR_DEV, NB_MMIO_LIMIT_LO(0), limit);
346 pci_write_config32(SOC_ADDR_DEV, NB_MMIO_BASE_LO(0), base);
347
348 /* Remaining PCI hole posted MMIO: TOM-HPET (TOM through 0xfed00000-1 */
349 base = (topmem >> 8) | MMIO_WE | MMIO_RE;
350 limit = ALIGN_DOWN(HPET_BASE_ADDRESS - 1, 64 * KiB) >> 8;
351 pci_write_config32(SOC_ADDR_DEV, NB_MMIO_LIMIT_LO(1), limit);
352 pci_write_config32(SOC_ADDR_DEV, NB_MMIO_BASE_LO(1), base);
353
354 /* Route all I/O downstream */
355 base = 0 | IO_WE | IO_RE;
356 limit = ALIGN_DOWN(0xffff, 4 * KiB);
357 pci_write_config32(SOC_ADDR_DEV, NB_IO_LIMIT(0), limit);
358 pci_write_config32(SOC_ADDR_DEV, NB_IO_BASE(0), base);
359}
360
Marc Jones1587dc82017-05-15 18:55:11 -0600361void fam15_finalize(void *chip_info)
362{
Marc Jones1587dc82017-05-15 18:55:11 -0600363 u32 value;
Richard Spiegel41baf0c2018-10-22 13:57:18 -0700364
365 /* TODO: move IOAPIC code to dsdt.asl */
366 pci_write_config32(SOC_GNB_DEV, NB_IOAPIC_INDEX, 0);
367 pci_write_config32(SOC_GNB_DEV, NB_IOAPIC_DATA, 5);
Marc Jones1587dc82017-05-15 18:55:11 -0600368
369 /* disable No Snoop */
Richard Spiegel41baf0c2018-10-22 13:57:18 -0700370 value = pci_read_config32(SOC_HDA0_DEV, HDA_DEV_CTRL_STATUS);
Richard Spiegel3d34ae32018-04-13 13:20:08 -0700371 value &= ~HDA_NO_SNOOP_EN;
Richard Spiegel41baf0c2018-10-22 13:57:18 -0700372 pci_write_config32(SOC_HDA0_DEV, HDA_DEV_CTRL_STATUS, value);
Marc Jones1587dc82017-05-15 18:55:11 -0600373}
374
Elyes HAOUAS777ccd42018-05-22 10:52:05 +0200375void domain_enable_resources(struct device *dev)
Marc Jones1587dc82017-05-15 18:55:11 -0600376{
Marc Jones1587dc82017-05-15 18:55:11 -0600377 /* Must be called after PCI enumeration and resource allocation */
Kyösti Mälkki9e591c42021-01-09 12:37:25 +0200378 if (!acpi_is_wakeup_s3())
Kyösti Mälkki6e512c42018-06-14 06:57:05 +0300379 do_agesawrapper(AMD_INIT_MID, "amdinitmid");
Marc Jones1587dc82017-05-15 18:55:11 -0600380}
381
Furquan Shaikhfc752b62020-05-13 12:14:11 -0700382void domain_read_resources(struct device *dev)
Marc Jones1587dc82017-05-15 18:55:11 -0600383{
Marc Jones5fd1d5a2018-02-08 15:41:54 -0700384 uint64_t uma_base = get_uma_base();
385 uint32_t uma_size = get_uma_size();
386 uint32_t mem_useable = (uintptr_t)cbmem_top();
387 msr_t tom = rdmsr(TOP_MEM);
388 msr_t high_tom = rdmsr(TOP_MEM2);
389 uint64_t high_mem_useable;
390 int idx = 0x10;
Marc Jones1587dc82017-05-15 18:55:11 -0600391
Furquan Shaikhfc752b62020-05-13 12:14:11 -0700392 pci_domain_read_resources(dev);
393
Marc Jones5fd1d5a2018-02-08 15:41:54 -0700394 /* 0x0 -> 0x9ffff */
395 ram_resource(dev, idx++, 0, 0xa0000 / KiB);
Marc Jones1587dc82017-05-15 18:55:11 -0600396
Marc Jones5fd1d5a2018-02-08 15:41:54 -0700397 /* 0xa0000 -> 0xbffff: legacy VGA */
398 mmio_resource(dev, idx++, 0xa0000 / KiB, 0x20000 / KiB);
399
400 /* 0xc0000 -> 0xfffff: Option ROM */
401 reserved_ram_resource(dev, idx++, 0xc0000 / KiB, 0x40000 / KiB);
Marc Jones1587dc82017-05-15 18:55:11 -0600402
Marshall Dawson29f1b742017-09-06 14:59:45 -0600403 /*
Martin Roth26f97f92021-10-01 14:53:22 -0600404 * 0x100000 (1MiB) -> low top usable RAM
Marc Jones5fd1d5a2018-02-08 15:41:54 -0700405 * cbmem_top() accounts for low UMA and TSEG if they are used.
Marc Jones1587dc82017-05-15 18:55:11 -0600406 */
Marc Jones5fd1d5a2018-02-08 15:41:54 -0700407 ram_resource(dev, idx++, (1 * MiB) / KiB,
408 (mem_useable - (1 * MiB)) / KiB);
Marc Jones1587dc82017-05-15 18:55:11 -0600409
Martin Roth26f97f92021-10-01 14:53:22 -0600410 /* Low top usable RAM -> Low top RAM (bottom pci mmio hole) */
Marc Jones5fd1d5a2018-02-08 15:41:54 -0700411 reserved_ram_resource(dev, idx++, mem_useable / KiB,
412 (tom.lo - mem_useable) / KiB);
Marc Jones1587dc82017-05-15 18:55:11 -0600413
Marc Jones5fd1d5a2018-02-08 15:41:54 -0700414 /* If there is memory above 4GiB */
415 if (high_tom.hi) {
Martin Roth26f97f92021-10-01 14:53:22 -0600416 /* 4GiB -> high top usable */
Marc Jones5fd1d5a2018-02-08 15:41:54 -0700417 if (uma_base >= (4ull * GiB))
418 high_mem_useable = uma_base;
419 else
420 high_mem_useable = ((uint64_t)high_tom.lo |
421 ((uint64_t)high_tom.hi << 32));
Marc Jones1587dc82017-05-15 18:55:11 -0600422
Marc Jones5fd1d5a2018-02-08 15:41:54 -0700423 ram_resource(dev, idx++, (4ull * GiB) / KiB,
424 ((high_mem_useable - (4ull * GiB)) / KiB));
Marc Jones1587dc82017-05-15 18:55:11 -0600425
Martin Roth26f97f92021-10-01 14:53:22 -0600426 /* High top usable RAM -> high top RAM */
Marc Jones5fd1d5a2018-02-08 15:41:54 -0700427 if (uma_base >= (4ull * GiB)) {
428 reserved_ram_resource(dev, idx++, uma_base / KiB,
429 uma_size / KiB);
Marc Jones1587dc82017-05-15 18:55:11 -0600430 }
Marc Jones1587dc82017-05-15 18:55:11 -0600431 }
Marc Jones1587dc82017-05-15 18:55:11 -0600432}
433
Marc Jones1587dc82017-05-15 18:55:11 -0600434/*********************************************************************
435 * Change the vendor / device IDs to match the generic VBIOS header. *
436 *********************************************************************/
437u32 map_oprom_vendev(u32 vendev)
438{
439 u32 new_vendev;
Richard Spiegel9247e862019-06-28 09:18:47 -0700440
441 if ((vendev >= 0x100298e0) && (vendev <= 0x100298ef))
442 new_vendev = 0x100298e0;
443 else if ((vendev >= 0x10029870) && (vendev <= 0x1002987f))
444 new_vendev = 0x10029870;
445 else
446 new_vendev = vendev;
Marc Jones1587dc82017-05-15 18:55:11 -0600447
448 if (vendev != new_vendev)
Marshall Dawson4e101ad2017-06-15 12:17:38 -0600449 printk(BIOS_NOTICE, "Mapping PCI device %8x to %8x\n",
450 vendev, new_vendev);
Marc Jones1587dc82017-05-15 18:55:11 -0600451
452 return new_vendev;
453}
Marshall Dawson2942db62017-12-14 10:00:27 -0700454
Richard Spiegel2e90ee32018-07-24 12:08:22 -0700455__weak void set_board_env_params(GNB_ENV_CONFIGURATION *params) { }
456
Marshall Dawson2942db62017-12-14 10:00:27 -0700457void SetNbEnvParams(GNB_ENV_CONFIGURATION *params)
458{
Martin Roth50f2e4c2018-10-29 11:16:53 -0600459 const struct device *dev = SOC_IOMMU_DEV;
460 params->IommuSupport = dev && dev->enabled;
Richard Spiegel2e90ee32018-07-24 12:08:22 -0700461 set_board_env_params(params);
Marshall Dawson2942db62017-12-14 10:00:27 -0700462}
463
464void SetNbMidParams(GNB_MID_CONFIGURATION *params)
465{
466 /* 0=Primary and decode all VGA resources, 1=Secondary - decode none */
467 params->iGpuVgaMode = 0;
468 params->GnbIoapicAddress = IO_APIC2_ADDR;
469}
Furquan Shaikh91a7abf2020-04-27 18:48:48 -0700470
471void hda_soc_ssdt_quirks(const struct device *dev)
472{
473 const char *scope = acpi_device_path(dev);
474 static const struct fieldlist list[] = {
475 FIELDLIST_OFFSET(0x42),
476 FIELDLIST_NAMESTR("NSDI", 1),
477 FIELDLIST_NAMESTR("NSDO", 1),
478 FIELDLIST_NAMESTR("NSEN", 1),
479 };
480 struct opregion opreg = OPREGION("AZPD", PCI_CONFIG, 0x0, 0x100);
481
482 assert(scope);
483
484 acpigen_write_scope(scope);
485
486 /*
487 * OperationRegion(AZPD, PCI_Config, 0x00, 0x100)
488 * Field (AZPD, AnyAcc, NoLock, Preserve) {
489 * Offset (0x42),
490 * NSDI, 1,
491 * NSDO, 1,
492 * NSEN, 1,
493 * }
494 */
495 acpigen_write_opregion(&opreg);
496 acpigen_write_field(opreg.name, list, ARRAY_SIZE(list),
497 FIELD_ANYACC | FIELD_NOLOCK | FIELD_PRESERVE);
498
499 /*
500 * Method (_INI, 0, NotSerialized) {
Kyösti Mälkkiff9ba542021-02-09 17:38:23 +0200501 * Store (Zero, NSEN)
502 * Store (One, NSDO)
503 * Store (One, NSDI)
Furquan Shaikh91a7abf2020-04-27 18:48:48 -0700504 * }
505 */
506 acpigen_write_method("_INI", 0);
507
Furquan Shaikhac204ba2021-02-19 10:23:17 -0800508 acpigen_write_store_op_to_namestr(ZERO_OP, "NSEN");
509 acpigen_write_store_op_to_namestr(ONE_OP, "NSDO");
510 acpigen_write_store_op_to_namestr(ONE_OP, "NSDI");
Furquan Shaikh91a7abf2020-04-27 18:48:48 -0700511
Furquan Shaikh91a7abf2020-04-27 18:48:48 -0700512 acpigen_pop_len(); /* Method _INI */
513
514 acpigen_pop_len(); /* Scope */
515}