blob: 6ff606422b12867f81eb36afb25a4ecefd41557c [file] [log] [blame]
Angel Pons182dbde2020-04-02 23:49:05 +02001/* SPDX-License-Identifier: GPL-2.0-only */
Stefan Reinauer8702ab52010-03-14 17:01:08 +00002
Ronald G. Minnich182615d2004-08-24 16:20:46 +00003#include <console/console.h>
4#include <device/device.h>
5#include <device/pci.h>
6#include <device/pci_ids.h>
7#include <device/pci_ops.h>
Kyösti Mälkkicbf95712020-01-05 08:05:45 +02008#include <option.h>
Ronald G. Minnich182615d2004-08-24 16:20:46 +00009#include <pc80/mc146818rtc.h>
Steven J. Magnanief792232005-09-21 13:53:44 +000010#include <pc80/isa-dma.h>
11#include <arch/io.h>
Uwe Hermann74d1a6e2010-10-12 17:34:08 +000012#include <arch/ioapic.h>
Kyösti Mälkki12b121c2019-08-18 16:33:39 +030013#include "chip.h"
Stefan Reinauer138be832010-02-27 01:50:21 +000014#include "i82801dx.h"
Ronald G. Minnich182615d2004-08-24 16:20:46 +000015
Ronald G. Minnich182615d2004-08-24 16:20:46 +000016#define NMI_OFF 0
17
Joseph Smith48f3e2b2010-03-17 03:37:18 +000018typedef struct southbridge_intel_i82801dx_config config_t;
19
Kyösti Mälkkie6143532013-02-26 17:24:41 +020020/**
21 * Enable ACPI I/O range.
22 *
23 * @param dev PCI device with ACPI and PM BAR's
24 */
25static void i82801dx_enable_acpi(struct device *dev)
Ronald G. Minnich182615d2004-08-24 16:20:46 +000026{
Joseph Smith48f3e2b2010-03-17 03:37:18 +000027 /* Set ACPI base address (I/O space). */
28 pci_write_config32(dev, PMBASE, (PMBASE_ADDR | 1));
Ronald G. Minnich182615d2004-08-24 16:20:46 +000029
Kyösti Mälkkie6143532013-02-26 17:24:41 +020030 /* Enable ACPI I/O range decode and ACPI power management. */
31 pci_write_config8(dev, ACPI_CNTL, ACPI_EN);
32}
33
34/**
35 * Set miscellanous static southbridge features.
36 *
37 * @param dev PCI device with I/O APIC control registers
38 */
39static void i82801dx_enable_ioapic(struct device *dev)
40{
41 u32 reg32;
Joseph Smith48f3e2b2010-03-17 03:37:18 +000042
43 reg32 = pci_read_config32(dev, GEN_CNTL);
Kyösti Mälkkie6143532013-02-26 17:24:41 +020044 reg32 |= (1 << 13); /* Coprocessor error enable (COPR_ERR_EN) */
45 reg32 |= (3 << 7); /* IOAPIC enable (APIC_EN) */
46 reg32 |= (1 << 2); /* DMA collection buffer enable (DCB_EN) */
47 reg32 |= (1 << 1); /* Delayed transaction enable (DTE) */
Joseph Smith48f3e2b2010-03-17 03:37:18 +000048 pci_write_config32(dev, GEN_CNTL, reg32);
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +000049 printk(BIOS_DEBUG, "IOAPIC Southbridge enabled %x\n", reg32);
Joseph Smith48f3e2b2010-03-17 03:37:18 +000050
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -080051 set_ioapic_id(VIO_APIC_VADDR, 0x02);
Kyösti Mälkki83512432013-06-05 07:19:31 +030052
Kyösti Mälkki8c9a89d2021-06-06 08:14:57 +030053 ioapic_set_boot_config(VIO_APIC_VADDR, true);
Ronald G. Minnich182615d2004-08-24 16:20:46 +000054}
Stefan Reinauer8702ab52010-03-14 17:01:08 +000055
Joseph Smith48f3e2b2010-03-17 03:37:18 +000056static void i82801dx_enable_serial_irqs(struct device *dev)
Ronald G. Minnich182615d2004-08-24 16:20:46 +000057{
Joseph Smith48f3e2b2010-03-17 03:37:18 +000058 /* Set packet length and toggle silent mode bit. */
Stefan Reinauer8702ab52010-03-14 17:01:08 +000059 pci_write_config8(dev, SERIRQ_CNTL,
60 (1 << 7) | (1 << 6) | ((21 - 17) << 2) | (0 << 0));
Joseph Smith48f3e2b2010-03-17 03:37:18 +000061 pci_write_config8(dev, SERIRQ_CNTL,
62 (1 << 7) | (0 << 6) | ((21 - 17) << 2) | (0 << 0));
Ronald G. Minnich182615d2004-08-24 16:20:46 +000063}
Stefan Reinauer8702ab52010-03-14 17:01:08 +000064
Elyes HAOUAS66faf0c2018-05-13 13:32:56 +020065static void i82801dx_pirq_init(struct device *dev)
Ronald G. Minnich182615d2004-08-24 16:20:46 +000066{
Joseph Smith48f3e2b2010-03-17 03:37:18 +000067 /* Get the chip configuration */
68 config_t *config = dev->chip_info;
69
70 pci_write_config8(dev, PIRQA_ROUT, config->pirqa_routing);
71 pci_write_config8(dev, PIRQB_ROUT, config->pirqb_routing);
72 pci_write_config8(dev, PIRQC_ROUT, config->pirqc_routing);
73 pci_write_config8(dev, PIRQD_ROUT, config->pirqd_routing);
74 pci_write_config8(dev, PIRQE_ROUT, config->pirqe_routing);
75 pci_write_config8(dev, PIRQF_ROUT, config->pirqf_routing);
76 pci_write_config8(dev, PIRQG_ROUT, config->pirqg_routing);
77 pci_write_config8(dev, PIRQH_ROUT, config->pirqh_routing);
Ronald G. Minnich182615d2004-08-24 16:20:46 +000078}
Stefan Reinauer8702ab52010-03-14 17:01:08 +000079
Elyes HAOUAS66faf0c2018-05-13 13:32:56 +020080static void i82801dx_power_options(struct device *dev)
Ronald G. Minnich182615d2004-08-24 16:20:46 +000081{
Joseph Smithb5466b02010-03-22 23:10:53 +000082 u8 reg8;
83 u16 reg16, pmbase;
84 u32 reg32;
85 const char *state;
86
Stefan Reinauer8702ab52010-03-14 17:01:08 +000087 /* Which state do we want to goto after g3 (power restored)?
88 * 0 == S0 Full On
89 * 1 == S5 Soft Off
Joseph Smithb5466b02010-03-22 23:10:53 +000090 *
91 * If the option is not existent (Laptops), use MAINBOARD_POWER_ON.
Stefan Reinauer8702ab52010-03-14 17:01:08 +000092 */
Angel Pons88dcb312021-04-26 17:10:28 +020093 const unsigned int pwr_on = get_uint_option("power_on_after_fail", MAINBOARD_POWER_ON);
Joseph Smithb5466b02010-03-22 23:10:53 +000094
95 reg8 = pci_read_config8(dev, GEN_PMCON_3);
96 reg8 &= 0xfe;
97 switch (pwr_on) {
98 case MAINBOARD_POWER_OFF:
99 reg8 |= 1;
100 state = "off";
101 break;
102 case MAINBOARD_POWER_ON:
103 reg8 &= ~1;
104 state = "on";
105 break;
106 case MAINBOARD_POWER_KEEP:
107 reg8 &= ~1;
108 state = "state keep";
109 break;
110 default:
111 state = "undefined";
112 }
113
Elyes HAOUASdc413712021-02-07 20:54:53 +0100114 reg8 &= ~(1 << 3); /* minimum assertion is 1 to 2 RTCCLK */
Joseph Smithb5466b02010-03-22 23:10:53 +0000115
116 pci_write_config8(dev, GEN_PMCON_3, reg8);
Stefan Reinauerf0aa09b2010-03-23 13:23:40 +0000117 printk(BIOS_INFO, "Set power %s after power failure.\n", state);
Ronald G. Minnich182615d2004-08-24 16:20:46 +0000118
Joseph Smith48f3e2b2010-03-17 03:37:18 +0000119 /* Set up NMI on errors. */
Joseph Smithb5466b02010-03-22 23:10:53 +0000120 reg8 = inb(0x61);
121 reg8 &= 0x0f; /* Higher Nibble must be 0 */
122 reg8 &= ~(1 << 3); /* IOCHK# NMI Enable */
123 // reg8 &= ~(1 << 2); /* PCI SERR# Enable */
124 reg8 |= (1 << 2); /* PCI SERR# Disable for now */
125 outb(reg8, 0x61);
Joseph Smith48f3e2b2010-03-17 03:37:18 +0000126
Joseph Smithb5466b02010-03-22 23:10:53 +0000127 reg8 = inb(0x70);
Angel Pons88dcb312021-04-26 17:10:28 +0200128 const unsigned int nmi_option = get_uint_option("nmi", NMI_OFF);
Stefan Reinauer8702ab52010-03-14 17:01:08 +0000129 if (nmi_option) {
Stefan Reinauerf0aa09b2010-03-23 13:23:40 +0000130 printk(BIOS_INFO, "NMI sources enabled.\n");
Joseph Smithb5466b02010-03-22 23:10:53 +0000131 reg8 &= ~(1 << 7); /* Set NMI. */
132 } else {
Stefan Reinauerf0aa09b2010-03-23 13:23:40 +0000133 printk(BIOS_INFO, "NMI sources disabled.\n");
Elyes HAOUAS9c5d4632018-04-26 22:21:21 +0200134 reg8 |= (1 << 7); /* Disable NMI. */
Ronald G. Minnich182615d2004-08-24 16:20:46 +0000135 }
Joseph Smithb5466b02010-03-22 23:10:53 +0000136 outb(reg8, 0x70);
137
138 /* Set SMI# rate down and enable CPU_SLP# */
139 reg16 = pci_read_config16(dev, GEN_PMCON_1);
140 reg16 &= ~(3 << 0); // SMI# rate 1 minute
141 reg16 |= (1 << 5); // CPUSLP_EN Desktop only
142 pci_write_config16(dev, GEN_PMCON_1, reg16);
143
144 pmbase = pci_read_config16(dev, 0x40) & 0xfffe;
145
146 /* Set up power management block and determine sleep mode */
147 reg32 = inl(pmbase + 0x04); // PM1_CNT
148
149 reg32 &= ~(7 << 10); // SLP_TYP
150 reg32 |= (1 << 0); // SCI_EN
151 outl(reg32, pmbase + 0x04);
Joseph Smith48f3e2b2010-03-17 03:37:18 +0000152}
Stefan Reinauer8702ab52010-03-14 17:01:08 +0000153
Elyes HAOUAS66faf0c2018-05-13 13:32:56 +0200154static void gpio_init(struct device *dev)
Joseph Smith48f3e2b2010-03-17 03:37:18 +0000155{
156 /* This should be done in romstage.c already */
157 pci_write_config32(dev, GPIO_BASE, (GPIOBASE_ADDR | 1));
158 pci_write_config8(dev, GPIO_CNTL, 0x10);
159}
160
161static void i82801dx_rtc_init(struct device *dev)
162{
163 u8 reg8;
164 u32 reg32;
165 int rtc_failed;
166
167 reg8 = pci_read_config8(dev, GEN_PMCON_3);
168 rtc_failed = reg8 & RTC_BATTERY_DEAD;
169 if (rtc_failed) {
170 reg8 &= ~(1 << 1); /* Preserve the power fail state. */
171 pci_write_config8(dev, GEN_PMCON_3, reg8);
172 }
173 reg32 = pci_read_config32(dev, GEN_STS);
174 rtc_failed |= reg32 & (1 << 2);
Gabe Blackb3f08c62014-04-30 17:12:25 -0700175 cmos_init(rtc_failed);
Joseph Smith48f3e2b2010-03-17 03:37:18 +0000176
177 /* Enable access to the upper 128 byte bank of CMOS RAM. */
178 pci_write_config8(dev, RTC_CONF, 0x04);
179}
180
181static void i82801dx_lpc_route_dma(struct device *dev, u8 mask)
182{
183 u16 reg16;
184 int i;
185
186 reg16 = pci_read_config16(dev, PCI_DMA_CFG);
187 reg16 &= 0x300;
188 for (i = 0; i < 8; i++) {
189 if (i == 4)
190 continue;
191 reg16 |= ((mask & (1 << i)) ? 3 : 1) << (i * 2);
192 }
193 pci_write_config16(dev, PCI_DMA_CFG, reg16);
194}
195
Elyes HAOUAS66faf0c2018-05-13 13:32:56 +0200196static void i82801dx_lpc_decode_en(struct device *dev)
Joseph Smith48f3e2b2010-03-17 03:37:18 +0000197{
198 /* Decode 0x3F8-0x3FF (COM1) for COMA port, 0x2F8-0x2FF (COM2) for COMB.
199 * LPT decode defaults to 0x378-0x37F and 0x778-0x77F.
200 * Floppy decode defaults to 0x3F0-0x3F5, 0x3F7.
201 * We also need to set the value for LPC I/F Enables Register.
202 */
203 pci_write_config8(dev, COM_DEC, 0x10);
204 pci_write_config16(dev, LPC_EN, 0x300F);
205}
206
Stefan Reinauer527aedc2010-03-17 22:08:51 +0000207/* ICH4 does not mention HPET in the docs, but
208 * all ICH3 and ICH4 do have HPETs built in.
209 */
210static void enable_hpet(struct device *dev)
211{
Joseph Smithb5466b02010-03-22 23:10:53 +0000212 u32 reg32, hpet, val;
Stefan Reinauer527aedc2010-03-17 22:08:51 +0000213
Joseph Smithb5466b02010-03-22 23:10:53 +0000214 /* Set HPET base address and enable it */
Patrick Georgi9aeb6942012-10-05 21:54:38 +0200215 printk(BIOS_DEBUG, "Enabling HPET at 0x%x\n", CONFIG_HPET_ADDRESS);
Stefan Reinauer527aedc2010-03-17 22:08:51 +0000216 reg32 = pci_read_config32(dev, GEN_CNTL);
Stefan Reinauer527aedc2010-03-17 22:08:51 +0000217 /*
Joseph Smithb5466b02010-03-22 23:10:53 +0000218 * Bit 17 is HPET enable bit.
219 * Bit 16:15 control the HPET base address.
Stefan Reinauer527aedc2010-03-17 22:08:51 +0000220 */
221 reg32 &= ~(3 << 15); /* Clear it */
Joseph Smithb5466b02010-03-22 23:10:53 +0000222
Patrick Georgi9aeb6942012-10-05 21:54:38 +0200223 hpet = CONFIG_HPET_ADDRESS >> 12;
Joseph Smithb5466b02010-03-22 23:10:53 +0000224 hpet &= 0x3;
225
226 reg32 |= (hpet << 15);
227 reg32 |= (1 << 17); /* Enable HPET. */
Stefan Reinauer527aedc2010-03-17 22:08:51 +0000228 pci_write_config32(dev, GEN_CNTL, reg32);
229
Joseph Smithb5466b02010-03-22 23:10:53 +0000230 /* Check to see whether it took */
231 reg32 = pci_read_config32(dev, GEN_CNTL);
232 val = reg32 >> 15;
233 val &= 0x7;
234
235 if ((val & 0x4) && (hpet == (val & 0x3))) {
Patrick Georgi9aeb6942012-10-05 21:54:38 +0200236 printk(BIOS_INFO, "HPET enabled at 0x%x\n", CONFIG_HPET_ADDRESS);
Joseph Smithb5466b02010-03-22 23:10:53 +0000237 } else {
Stefan Reinauerf0aa09b2010-03-23 13:23:40 +0000238 printk(BIOS_WARNING, "HPET was not enabled correctly\n");
Joseph Smithb5466b02010-03-22 23:10:53 +0000239 reg32 &= ~(1 << 17); /* Clear Enable */
240 pci_write_config32(dev, GEN_CNTL, reg32);
241 }
Stefan Reinauer527aedc2010-03-17 22:08:51 +0000242}
243
Joseph Smith48f3e2b2010-03-17 03:37:18 +0000244static void lpc_init(struct device *dev)
245{
Kyösti Mälkkie6143532013-02-26 17:24:41 +0200246 i82801dx_enable_acpi(dev);
Joseph Smith48f3e2b2010-03-17 03:37:18 +0000247 /* IO APIC initialization. */
248 i82801dx_enable_ioapic(dev);
249
250 i82801dx_enable_serial_irqs(dev);
251
252 /* Setup the PIRQ. */
253 i82801dx_pirq_init(dev);
254
255 /* Setup power options. */
256 i82801dx_power_options(dev);
257
258 /* Set the state of the GPIO lines. */
259 gpio_init(dev);
260
261 /* Initialize the real time clock. */
Stefan Reinauer138be832010-02-27 01:50:21 +0000262 i82801dx_rtc_init(dev);
Ronald G. Minnich182615d2004-08-24 16:20:46 +0000263
Joseph Smith48f3e2b2010-03-17 03:37:18 +0000264 /* Route DMA. */
Stefan Reinauer138be832010-02-27 01:50:21 +0000265 i82801dx_lpc_route_dma(dev, 0xff);
Ronald G. Minnich182615d2004-08-24 16:20:46 +0000266
Joseph Smith48f3e2b2010-03-17 03:37:18 +0000267 /* Initialize ISA DMA. */
Ronald G. Minnich182615d2004-08-24 16:20:46 +0000268 isa_dma_init();
269
Joseph Smith48f3e2b2010-03-17 03:37:18 +0000270 /* Setup decode ports and LPC I/F enables. */
271 i82801dx_lpc_decode_en(dev);
Stefan Reinauer527aedc2010-03-17 22:08:51 +0000272
273 /* Initialize the High Precision Event Timers */
274 enable_hpet(dev);
Kyösti Mälkki55b72632019-07-08 22:36:38 +0300275
276 /* Don't allow evil boot loaders, kernels, or
277 * userspace applications to deceive us:
278 */
Kyösti Mälkkicd0b67b2019-10-09 07:52:40 +0300279 if (CONFIG(HAVE_SMI_HANDLER) && !CONFIG(PARALLEL_MP))
Kyösti Mälkki55b72632019-07-08 22:36:38 +0300280 aseg_smm_lock();
Ronald G. Minnich182615d2004-08-24 16:20:46 +0000281}
282
Elyes HAOUAS66faf0c2018-05-13 13:32:56 +0200283static void i82801dx_lpc_read_resources(struct device *dev)
Ronald G. Minnich182615d2004-08-24 16:20:46 +0000284{
Eric Biederman4f9265f2004-10-22 02:33:51 +0000285 struct resource *res;
Ronald G. Minnich182615d2004-08-24 16:20:46 +0000286
Myles Watson29cc9ed2009-07-02 18:56:24 +0000287 /* Get the normal PCI resources of this device. */
Ronald G. Minnich182615d2004-08-24 16:20:46 +0000288 pci_dev_read_resources(dev);
289
Myles Watson29cc9ed2009-07-02 18:56:24 +0000290 /* Add an extra subtractive resource for both memory and I/O. */
Eric Biederman4f9265f2004-10-22 02:33:51 +0000291 res = new_resource(dev, IOINDEX_SUBTRACTIVE(0, 0));
Myles Watson29cc9ed2009-07-02 18:56:24 +0000292 res->base = 0;
293 res->size = 0x1000;
294 res->flags = IORESOURCE_IO | IORESOURCE_SUBTRACTIVE |
Joseph Smith48f3e2b2010-03-17 03:37:18 +0000295 IORESOURCE_ASSIGNED | IORESOURCE_FIXED;
Eric Biederman4f9265f2004-10-22 02:33:51 +0000296
297 res = new_resource(dev, IOINDEX_SUBTRACTIVE(1, 0));
Myles Watson29cc9ed2009-07-02 18:56:24 +0000298 res->base = 0xff800000;
Joseph Smith48f3e2b2010-03-17 03:37:18 +0000299 res->size = 0x00800000; /* 8 MB for flash */
Myles Watson29cc9ed2009-07-02 18:56:24 +0000300 res->flags = IORESOURCE_MEM | IORESOURCE_SUBTRACTIVE |
Joseph Smith48f3e2b2010-03-17 03:37:18 +0000301 IORESOURCE_ASSIGNED | IORESOURCE_FIXED;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000302
Joseph Smith48f3e2b2010-03-17 03:37:18 +0000303 res = new_resource(dev, 3); /* IOAPIC */
Uwe Hermann74d1a6e2010-10-12 17:34:08 +0000304 res->base = IO_APIC_ADDR;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000305 res->size = 0x00001000;
306 res->flags = IORESOURCE_MEM | IORESOURCE_ASSIGNED | IORESOURCE_FIXED;
Eric Biederman4f9265f2004-10-22 02:33:51 +0000307}
308
Stefan Reinauer8702ab52010-03-14 17:01:08 +0000309static struct device_operations lpc_ops = {
Joseph Smith48f3e2b2010-03-17 03:37:18 +0000310 .read_resources = i82801dx_lpc_read_resources,
311 .set_resources = pci_dev_set_resources,
Myles Watson7eac4452010-06-17 16:16:56 +0000312 .enable_resources = pci_dev_enable_resources,
Joseph Smith48f3e2b2010-03-17 03:37:18 +0000313 .init = lpc_init,
Nico Huber51b75ae2019-03-14 16:02:05 +0100314 .scan_bus = scan_static_bus,
Joseph Smith48f3e2b2010-03-17 03:37:18 +0000315 .enable = i82801dx_enable,
Ronald G. Minnich182615d2004-08-24 16:20:46 +0000316};
317
Stefan Reinauer8702ab52010-03-14 17:01:08 +0000318/* 82801DB/DBL */
319static const struct pci_driver lpc_driver_db __pci_driver = {
320 .ops = &lpc_ops,
321 .vendor = PCI_VENDOR_ID_INTEL,
322 .device = PCI_DEVICE_ID_INTEL_82801DB_LPC,
323};
324
325/* 82801DBM */
326static const struct pci_driver lpc_driver_dbm __pci_driver = {
327 .ops = &lpc_ops,
Ronald G. Minnich182615d2004-08-24 16:20:46 +0000328 .vendor = PCI_VENDOR_ID_INTEL,
Uwe Hermanna29ec062007-11-04 03:21:37 +0000329 .device = PCI_DEVICE_ID_INTEL_82801DBM_LPC,
Ronald G. Minnich182615d2004-08-24 16:20:46 +0000330};