blob: 031a01a68b339830dc14926a6aa9aaedfefd138c [file] [log] [blame]
Ronald G. Minnich182615d2004-08-24 16:20:46 +00001/*
Stefan Reinauer8702ab52010-03-14 17:01:08 +00002 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2003 Linux Networx
5 * Copyright (C) 2004 SuSE Linux AG
6 * Copyright (C) 2004 Tyan Computer
Joseph Smith48f3e2b2010-03-17 03:37:18 +00007 * Copyright (C) 2010 Joseph Smith <joe@settoplinux.org>
Stefan Reinauer8702ab52010-03-14 17:01:08 +00008 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; version 2 of
12 * the License.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
Ronald G. Minnich182615d2004-08-24 16:20:46 +000018 */
Stefan Reinauer8702ab52010-03-14 17:01:08 +000019
Ronald G. Minnich182615d2004-08-24 16:20:46 +000020#include <console/console.h>
21#include <device/device.h>
22#include <device/pci.h>
23#include <device/pci_ids.h>
24#include <device/pci_ops.h>
Ronald G. Minnich182615d2004-08-24 16:20:46 +000025#include <pc80/mc146818rtc.h>
Steven J. Magnanief792232005-09-21 13:53:44 +000026#include <pc80/isa-dma.h>
27#include <arch/io.h>
Uwe Hermann74d1a6e2010-10-12 17:34:08 +000028#include <arch/ioapic.h>
Kyösti Mälkki12b121c2019-08-18 16:33:39 +030029#include "chip.h"
Stefan Reinauer138be832010-02-27 01:50:21 +000030#include "i82801dx.h"
Ronald G. Minnich182615d2004-08-24 16:20:46 +000031
Ronald G. Minnich182615d2004-08-24 16:20:46 +000032#define NMI_OFF 0
33
Joseph Smith48f3e2b2010-03-17 03:37:18 +000034typedef struct southbridge_intel_i82801dx_config config_t;
35
Kyösti Mälkkie6143532013-02-26 17:24:41 +020036/**
37 * Enable ACPI I/O range.
38 *
39 * @param dev PCI device with ACPI and PM BAR's
40 */
41static void i82801dx_enable_acpi(struct device *dev)
Ronald G. Minnich182615d2004-08-24 16:20:46 +000042{
Joseph Smith48f3e2b2010-03-17 03:37:18 +000043 /* Set ACPI base address (I/O space). */
44 pci_write_config32(dev, PMBASE, (PMBASE_ADDR | 1));
Ronald G. Minnich182615d2004-08-24 16:20:46 +000045
Kyösti Mälkkie6143532013-02-26 17:24:41 +020046 /* Enable ACPI I/O range decode and ACPI power management. */
47 pci_write_config8(dev, ACPI_CNTL, ACPI_EN);
48}
49
50/**
51 * Set miscellanous static southbridge features.
52 *
53 * @param dev PCI device with I/O APIC control registers
54 */
55static void i82801dx_enable_ioapic(struct device *dev)
56{
57 u32 reg32;
Joseph Smith48f3e2b2010-03-17 03:37:18 +000058
59 reg32 = pci_read_config32(dev, GEN_CNTL);
Kyösti Mälkkie6143532013-02-26 17:24:41 +020060 reg32 |= (1 << 13); /* Coprocessor error enable (COPR_ERR_EN) */
61 reg32 |= (3 << 7); /* IOAPIC enable (APIC_EN) */
62 reg32 |= (1 << 2); /* DMA collection buffer enable (DCB_EN) */
63 reg32 |= (1 << 1); /* Delayed transaction enable (DTE) */
Joseph Smith48f3e2b2010-03-17 03:37:18 +000064 pci_write_config32(dev, GEN_CNTL, reg32);
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +000065 printk(BIOS_DEBUG, "IOAPIC Southbridge enabled %x\n", reg32);
Joseph Smith48f3e2b2010-03-17 03:37:18 +000066
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -080067 set_ioapic_id(VIO_APIC_VADDR, 0x02);
Kyösti Mälkki83512432013-06-05 07:19:31 +030068
69 /*
70 * Select Boot Configuration register (0x03) and
71 * use Processor System Bus (0x01) to deliver interrupts.
72 */
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -080073 io_apic_write(VIO_APIC_VADDR, 0x03, 0x01);
Ronald G. Minnich182615d2004-08-24 16:20:46 +000074}
Stefan Reinauer8702ab52010-03-14 17:01:08 +000075
Joseph Smith48f3e2b2010-03-17 03:37:18 +000076static void i82801dx_enable_serial_irqs(struct device *dev)
Ronald G. Minnich182615d2004-08-24 16:20:46 +000077{
Joseph Smith48f3e2b2010-03-17 03:37:18 +000078 /* Set packet length and toggle silent mode bit. */
Stefan Reinauer8702ab52010-03-14 17:01:08 +000079 pci_write_config8(dev, SERIRQ_CNTL,
80 (1 << 7) | (1 << 6) | ((21 - 17) << 2) | (0 << 0));
Joseph Smith48f3e2b2010-03-17 03:37:18 +000081 pci_write_config8(dev, SERIRQ_CNTL,
82 (1 << 7) | (0 << 6) | ((21 - 17) << 2) | (0 << 0));
Ronald G. Minnich182615d2004-08-24 16:20:46 +000083}
Stefan Reinauer8702ab52010-03-14 17:01:08 +000084
Elyes HAOUAS66faf0c2018-05-13 13:32:56 +020085static void i82801dx_pirq_init(struct device *dev)
Ronald G. Minnich182615d2004-08-24 16:20:46 +000086{
Joseph Smith48f3e2b2010-03-17 03:37:18 +000087 /* Get the chip configuration */
88 config_t *config = dev->chip_info;
89
90 pci_write_config8(dev, PIRQA_ROUT, config->pirqa_routing);
91 pci_write_config8(dev, PIRQB_ROUT, config->pirqb_routing);
92 pci_write_config8(dev, PIRQC_ROUT, config->pirqc_routing);
93 pci_write_config8(dev, PIRQD_ROUT, config->pirqd_routing);
94 pci_write_config8(dev, PIRQE_ROUT, config->pirqe_routing);
95 pci_write_config8(dev, PIRQF_ROUT, config->pirqf_routing);
96 pci_write_config8(dev, PIRQG_ROUT, config->pirqg_routing);
97 pci_write_config8(dev, PIRQH_ROUT, config->pirqh_routing);
Ronald G. Minnich182615d2004-08-24 16:20:46 +000098}
Stefan Reinauer8702ab52010-03-14 17:01:08 +000099
Elyes HAOUAS66faf0c2018-05-13 13:32:56 +0200100static void i82801dx_power_options(struct device *dev)
Ronald G. Minnich182615d2004-08-24 16:20:46 +0000101{
Joseph Smithb5466b02010-03-22 23:10:53 +0000102 u8 reg8;
103 u16 reg16, pmbase;
104 u32 reg32;
105 const char *state;
106
Nico Huber9faae2b2018-11-14 00:00:35 +0100107 int pwr_on = CONFIG_MAINBOARD_POWER_FAILURE_STATE;
Luc Verhaegena9c5ea02009-06-03 14:19:33 +0000108 int nmi_option;
Ronald G. Minnich182615d2004-08-24 16:20:46 +0000109
Stefan Reinauer8702ab52010-03-14 17:01:08 +0000110 /* Which state do we want to goto after g3 (power restored)?
111 * 0 == S0 Full On
112 * 1 == S5 Soft Off
Joseph Smithb5466b02010-03-22 23:10:53 +0000113 *
114 * If the option is not existent (Laptops), use MAINBOARD_POWER_ON.
Stefan Reinauer8702ab52010-03-14 17:01:08 +0000115 */
Varad Gautam06ef0462015-03-11 09:54:41 +0530116 pwr_on = MAINBOARD_POWER_ON;
117 get_option(&pwr_on, "power_on_after_fail");
Joseph Smithb5466b02010-03-22 23:10:53 +0000118
119 reg8 = pci_read_config8(dev, GEN_PMCON_3);
120 reg8 &= 0xfe;
121 switch (pwr_on) {
122 case MAINBOARD_POWER_OFF:
123 reg8 |= 1;
124 state = "off";
125 break;
126 case MAINBOARD_POWER_ON:
127 reg8 &= ~1;
128 state = "on";
129 break;
130 case MAINBOARD_POWER_KEEP:
131 reg8 &= ~1;
132 state = "state keep";
133 break;
134 default:
135 state = "undefined";
136 }
137
138 reg8 &= ~(1 << 3); /* minimum asssertion is 1 to 2 RTCCLK */
139
140 pci_write_config8(dev, GEN_PMCON_3, reg8);
Stefan Reinauerf0aa09b2010-03-23 13:23:40 +0000141 printk(BIOS_INFO, "Set power %s after power failure.\n", state);
Ronald G. Minnich182615d2004-08-24 16:20:46 +0000142
Joseph Smith48f3e2b2010-03-17 03:37:18 +0000143 /* Set up NMI on errors. */
Joseph Smithb5466b02010-03-22 23:10:53 +0000144 reg8 = inb(0x61);
145 reg8 &= 0x0f; /* Higher Nibble must be 0 */
146 reg8 &= ~(1 << 3); /* IOCHK# NMI Enable */
147 // reg8 &= ~(1 << 2); /* PCI SERR# Enable */
148 reg8 |= (1 << 2); /* PCI SERR# Disable for now */
149 outb(reg8, 0x61);
Joseph Smith48f3e2b2010-03-17 03:37:18 +0000150
Joseph Smithb5466b02010-03-22 23:10:53 +0000151 reg8 = inb(0x70);
Ronald G. Minnich182615d2004-08-24 16:20:46 +0000152 nmi_option = NMI_OFF;
Luc Verhaegena9c5ea02009-06-03 14:19:33 +0000153 get_option(&nmi_option, "nmi");
Stefan Reinauer8702ab52010-03-14 17:01:08 +0000154 if (nmi_option) {
Stefan Reinauerf0aa09b2010-03-23 13:23:40 +0000155 printk(BIOS_INFO, "NMI sources enabled.\n");
Joseph Smithb5466b02010-03-22 23:10:53 +0000156 reg8 &= ~(1 << 7); /* Set NMI. */
157 } else {
Stefan Reinauerf0aa09b2010-03-23 13:23:40 +0000158 printk(BIOS_INFO, "NMI sources disabled.\n");
Elyes HAOUAS9c5d4632018-04-26 22:21:21 +0200159 reg8 |= (1 << 7); /* Disable NMI. */
Ronald G. Minnich182615d2004-08-24 16:20:46 +0000160 }
Joseph Smithb5466b02010-03-22 23:10:53 +0000161 outb(reg8, 0x70);
162
163 /* Set SMI# rate down and enable CPU_SLP# */
164 reg16 = pci_read_config16(dev, GEN_PMCON_1);
165 reg16 &= ~(3 << 0); // SMI# rate 1 minute
166 reg16 |= (1 << 5); // CPUSLP_EN Desktop only
167 pci_write_config16(dev, GEN_PMCON_1, reg16);
168
169 pmbase = pci_read_config16(dev, 0x40) & 0xfffe;
170
171 /* Set up power management block and determine sleep mode */
172 reg32 = inl(pmbase + 0x04); // PM1_CNT
173
174 reg32 &= ~(7 << 10); // SLP_TYP
175 reg32 |= (1 << 0); // SCI_EN
176 outl(reg32, pmbase + 0x04);
Joseph Smith48f3e2b2010-03-17 03:37:18 +0000177}
Stefan Reinauer8702ab52010-03-14 17:01:08 +0000178
Elyes HAOUAS66faf0c2018-05-13 13:32:56 +0200179static void gpio_init(struct device *dev)
Joseph Smith48f3e2b2010-03-17 03:37:18 +0000180{
181 /* This should be done in romstage.c already */
182 pci_write_config32(dev, GPIO_BASE, (GPIOBASE_ADDR | 1));
183 pci_write_config8(dev, GPIO_CNTL, 0x10);
184}
185
186static void i82801dx_rtc_init(struct device *dev)
187{
188 u8 reg8;
189 u32 reg32;
190 int rtc_failed;
191
192 reg8 = pci_read_config8(dev, GEN_PMCON_3);
193 rtc_failed = reg8 & RTC_BATTERY_DEAD;
194 if (rtc_failed) {
195 reg8 &= ~(1 << 1); /* Preserve the power fail state. */
196 pci_write_config8(dev, GEN_PMCON_3, reg8);
197 }
198 reg32 = pci_read_config32(dev, GEN_STS);
199 rtc_failed |= reg32 & (1 << 2);
Gabe Blackb3f08c62014-04-30 17:12:25 -0700200 cmos_init(rtc_failed);
Joseph Smith48f3e2b2010-03-17 03:37:18 +0000201
202 /* Enable access to the upper 128 byte bank of CMOS RAM. */
203 pci_write_config8(dev, RTC_CONF, 0x04);
204}
205
206static void i82801dx_lpc_route_dma(struct device *dev, u8 mask)
207{
208 u16 reg16;
209 int i;
210
211 reg16 = pci_read_config16(dev, PCI_DMA_CFG);
212 reg16 &= 0x300;
213 for (i = 0; i < 8; i++) {
214 if (i == 4)
215 continue;
216 reg16 |= ((mask & (1 << i)) ? 3 : 1) << (i * 2);
217 }
218 pci_write_config16(dev, PCI_DMA_CFG, reg16);
219}
220
Elyes HAOUAS66faf0c2018-05-13 13:32:56 +0200221static void i82801dx_lpc_decode_en(struct device *dev)
Joseph Smith48f3e2b2010-03-17 03:37:18 +0000222{
223 /* Decode 0x3F8-0x3FF (COM1) for COMA port, 0x2F8-0x2FF (COM2) for COMB.
224 * LPT decode defaults to 0x378-0x37F and 0x778-0x77F.
225 * Floppy decode defaults to 0x3F0-0x3F5, 0x3F7.
226 * We also need to set the value for LPC I/F Enables Register.
227 */
228 pci_write_config8(dev, COM_DEC, 0x10);
229 pci_write_config16(dev, LPC_EN, 0x300F);
230}
231
Stefan Reinauer527aedc2010-03-17 22:08:51 +0000232/* ICH4 does not mention HPET in the docs, but
233 * all ICH3 and ICH4 do have HPETs built in.
234 */
235static void enable_hpet(struct device *dev)
236{
Joseph Smithb5466b02010-03-22 23:10:53 +0000237 u32 reg32, hpet, val;
Stefan Reinauer527aedc2010-03-17 22:08:51 +0000238
Joseph Smithb5466b02010-03-22 23:10:53 +0000239 /* Set HPET base address and enable it */
Patrick Georgi9aeb6942012-10-05 21:54:38 +0200240 printk(BIOS_DEBUG, "Enabling HPET at 0x%x\n", CONFIG_HPET_ADDRESS);
Stefan Reinauer527aedc2010-03-17 22:08:51 +0000241 reg32 = pci_read_config32(dev, GEN_CNTL);
Stefan Reinauer527aedc2010-03-17 22:08:51 +0000242 /*
Joseph Smithb5466b02010-03-22 23:10:53 +0000243 * Bit 17 is HPET enable bit.
244 * Bit 16:15 control the HPET base address.
Stefan Reinauer527aedc2010-03-17 22:08:51 +0000245 */
246 reg32 &= ~(3 << 15); /* Clear it */
Joseph Smithb5466b02010-03-22 23:10:53 +0000247
Patrick Georgi9aeb6942012-10-05 21:54:38 +0200248 hpet = CONFIG_HPET_ADDRESS >> 12;
Joseph Smithb5466b02010-03-22 23:10:53 +0000249 hpet &= 0x3;
250
251 reg32 |= (hpet << 15);
252 reg32 |= (1 << 17); /* Enable HPET. */
Stefan Reinauer527aedc2010-03-17 22:08:51 +0000253 pci_write_config32(dev, GEN_CNTL, reg32);
254
Joseph Smithb5466b02010-03-22 23:10:53 +0000255 /* Check to see whether it took */
256 reg32 = pci_read_config32(dev, GEN_CNTL);
257 val = reg32 >> 15;
258 val &= 0x7;
259
260 if ((val & 0x4) && (hpet == (val & 0x3))) {
Patrick Georgi9aeb6942012-10-05 21:54:38 +0200261 printk(BIOS_INFO, "HPET enabled at 0x%x\n", CONFIG_HPET_ADDRESS);
Joseph Smithb5466b02010-03-22 23:10:53 +0000262 } else {
Stefan Reinauerf0aa09b2010-03-23 13:23:40 +0000263 printk(BIOS_WARNING, "HPET was not enabled correctly\n");
Joseph Smithb5466b02010-03-22 23:10:53 +0000264 reg32 &= ~(1 << 17); /* Clear Enable */
265 pci_write_config32(dev, GEN_CNTL, reg32);
266 }
Stefan Reinauer527aedc2010-03-17 22:08:51 +0000267}
268
Joseph Smith48f3e2b2010-03-17 03:37:18 +0000269static void lpc_init(struct device *dev)
270{
271 /* Set the value for PCI command register. */
272 pci_write_config16(dev, PCI_COMMAND, 0x000f);
273
Kyösti Mälkkie6143532013-02-26 17:24:41 +0200274 i82801dx_enable_acpi(dev);
Joseph Smith48f3e2b2010-03-17 03:37:18 +0000275 /* IO APIC initialization. */
276 i82801dx_enable_ioapic(dev);
277
278 i82801dx_enable_serial_irqs(dev);
279
280 /* Setup the PIRQ. */
281 i82801dx_pirq_init(dev);
282
283 /* Setup power options. */
284 i82801dx_power_options(dev);
285
286 /* Set the state of the GPIO lines. */
287 gpio_init(dev);
288
289 /* Initialize the real time clock. */
Stefan Reinauer138be832010-02-27 01:50:21 +0000290 i82801dx_rtc_init(dev);
Ronald G. Minnich182615d2004-08-24 16:20:46 +0000291
Joseph Smith48f3e2b2010-03-17 03:37:18 +0000292 /* Route DMA. */
Stefan Reinauer138be832010-02-27 01:50:21 +0000293 i82801dx_lpc_route_dma(dev, 0xff);
Ronald G. Minnich182615d2004-08-24 16:20:46 +0000294
Joseph Smith48f3e2b2010-03-17 03:37:18 +0000295 /* Initialize ISA DMA. */
Ronald G. Minnich182615d2004-08-24 16:20:46 +0000296 isa_dma_init();
297
Joseph Smith48f3e2b2010-03-17 03:37:18 +0000298 /* Setup decode ports and LPC I/F enables. */
299 i82801dx_lpc_decode_en(dev);
Stefan Reinauer527aedc2010-03-17 22:08:51 +0000300
301 /* Initialize the High Precision Event Timers */
302 enable_hpet(dev);
Kyösti Mälkki55b72632019-07-08 22:36:38 +0300303
304 /* Don't allow evil boot loaders, kernels, or
305 * userspace applications to deceive us:
306 */
307 if (CONFIG(HAVE_SMI_HANDLER))
308 aseg_smm_lock();
Ronald G. Minnich182615d2004-08-24 16:20:46 +0000309}
310
Elyes HAOUAS66faf0c2018-05-13 13:32:56 +0200311static void i82801dx_lpc_read_resources(struct device *dev)
Ronald G. Minnich182615d2004-08-24 16:20:46 +0000312{
Eric Biederman4f9265f2004-10-22 02:33:51 +0000313 struct resource *res;
Ronald G. Minnich182615d2004-08-24 16:20:46 +0000314
Myles Watson29cc9ed2009-07-02 18:56:24 +0000315 /* Get the normal PCI resources of this device. */
Ronald G. Minnich182615d2004-08-24 16:20:46 +0000316 pci_dev_read_resources(dev);
317
Myles Watson29cc9ed2009-07-02 18:56:24 +0000318 /* Add an extra subtractive resource for both memory and I/O. */
Eric Biederman4f9265f2004-10-22 02:33:51 +0000319 res = new_resource(dev, IOINDEX_SUBTRACTIVE(0, 0));
Myles Watson29cc9ed2009-07-02 18:56:24 +0000320 res->base = 0;
321 res->size = 0x1000;
322 res->flags = IORESOURCE_IO | IORESOURCE_SUBTRACTIVE |
Joseph Smith48f3e2b2010-03-17 03:37:18 +0000323 IORESOURCE_ASSIGNED | IORESOURCE_FIXED;
Eric Biederman4f9265f2004-10-22 02:33:51 +0000324
325 res = new_resource(dev, IOINDEX_SUBTRACTIVE(1, 0));
Myles Watson29cc9ed2009-07-02 18:56:24 +0000326 res->base = 0xff800000;
Joseph Smith48f3e2b2010-03-17 03:37:18 +0000327 res->size = 0x00800000; /* 8 MB for flash */
Myles Watson29cc9ed2009-07-02 18:56:24 +0000328 res->flags = IORESOURCE_MEM | IORESOURCE_SUBTRACTIVE |
Joseph Smith48f3e2b2010-03-17 03:37:18 +0000329 IORESOURCE_ASSIGNED | IORESOURCE_FIXED;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000330
Joseph Smith48f3e2b2010-03-17 03:37:18 +0000331 res = new_resource(dev, 3); /* IOAPIC */
Uwe Hermann74d1a6e2010-10-12 17:34:08 +0000332 res->base = IO_APIC_ADDR;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000333 res->size = 0x00001000;
334 res->flags = IORESOURCE_MEM | IORESOURCE_ASSIGNED | IORESOURCE_FIXED;
Eric Biederman4f9265f2004-10-22 02:33:51 +0000335}
336
Stefan Reinauer8702ab52010-03-14 17:01:08 +0000337static struct device_operations lpc_ops = {
Joseph Smith48f3e2b2010-03-17 03:37:18 +0000338 .read_resources = i82801dx_lpc_read_resources,
339 .set_resources = pci_dev_set_resources,
Myles Watson7eac4452010-06-17 16:16:56 +0000340 .enable_resources = pci_dev_enable_resources,
Joseph Smith48f3e2b2010-03-17 03:37:18 +0000341 .init = lpc_init,
Nico Huber51b75ae2019-03-14 16:02:05 +0100342 .scan_bus = scan_static_bus,
Joseph Smith48f3e2b2010-03-17 03:37:18 +0000343 .enable = i82801dx_enable,
Ronald G. Minnich182615d2004-08-24 16:20:46 +0000344};
345
Stefan Reinauer8702ab52010-03-14 17:01:08 +0000346/* 82801DB/DBL */
347static const struct pci_driver lpc_driver_db __pci_driver = {
348 .ops = &lpc_ops,
349 .vendor = PCI_VENDOR_ID_INTEL,
350 .device = PCI_DEVICE_ID_INTEL_82801DB_LPC,
351};
352
353/* 82801DBM */
354static const struct pci_driver lpc_driver_dbm __pci_driver = {
355 .ops = &lpc_ops,
Ronald G. Minnich182615d2004-08-24 16:20:46 +0000356 .vendor = PCI_VENDOR_ID_INTEL,
Uwe Hermanna29ec062007-11-04 03:21:37 +0000357 .device = PCI_DEVICE_ID_INTEL_82801DBM_LPC,
Ronald G. Minnich182615d2004-08-24 16:20:46 +0000358};