blob: 1b23fad8329926858bd6114e66ffb209e0942acd [file] [log] [blame]
Ronald G. Minnich182615d2004-08-24 16:20:46 +00001/*
Stefan Reinauer8702ab52010-03-14 17:01:08 +00002 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2003 Linux Networx
5 * Copyright (C) 2004 SuSE Linux AG
6 * Copyright (C) 2004 Tyan Computer
Joseph Smith48f3e2b2010-03-17 03:37:18 +00007 * Copyright (C) 2010 Joseph Smith <joe@settoplinux.org>
Stefan Reinauer8702ab52010-03-14 17:01:08 +00008 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; version 2 of
12 * the License.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
Paul Menzela46a7122013-02-23 18:37:27 +010021 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
Ronald G. Minnich182615d2004-08-24 16:20:46 +000022 */
Stefan Reinauer8702ab52010-03-14 17:01:08 +000023
Ronald G. Minnich182615d2004-08-24 16:20:46 +000024#include <console/console.h>
25#include <device/device.h>
26#include <device/pci.h>
27#include <device/pci_ids.h>
28#include <device/pci_ops.h>
Ronald G. Minnich182615d2004-08-24 16:20:46 +000029#include <pc80/mc146818rtc.h>
Steven J. Magnanief792232005-09-21 13:53:44 +000030#include <pc80/isa-dma.h>
31#include <arch/io.h>
Uwe Hermann74d1a6e2010-10-12 17:34:08 +000032#include <arch/ioapic.h>
Stefan Reinauer138be832010-02-27 01:50:21 +000033#include "i82801dx.h"
Ronald G. Minnich182615d2004-08-24 16:20:46 +000034
Ronald G. Minnich182615d2004-08-24 16:20:46 +000035#define NMI_OFF 0
36
Joseph Smith48f3e2b2010-03-17 03:37:18 +000037typedef struct southbridge_intel_i82801dx_config config_t;
38
Kyösti Mälkkie6143532013-02-26 17:24:41 +020039/**
40 * Enable ACPI I/O range.
41 *
42 * @param dev PCI device with ACPI and PM BAR's
43 */
44static void i82801dx_enable_acpi(struct device *dev)
Ronald G. Minnich182615d2004-08-24 16:20:46 +000045{
Joseph Smith48f3e2b2010-03-17 03:37:18 +000046 /* Set ACPI base address (I/O space). */
47 pci_write_config32(dev, PMBASE, (PMBASE_ADDR | 1));
Ronald G. Minnich182615d2004-08-24 16:20:46 +000048
Kyösti Mälkkie6143532013-02-26 17:24:41 +020049 /* Enable ACPI I/O range decode and ACPI power management. */
50 pci_write_config8(dev, ACPI_CNTL, ACPI_EN);
51}
52
53/**
54 * Set miscellanous static southbridge features.
55 *
56 * @param dev PCI device with I/O APIC control registers
57 */
58static void i82801dx_enable_ioapic(struct device *dev)
59{
60 u32 reg32;
Joseph Smith48f3e2b2010-03-17 03:37:18 +000061
62 reg32 = pci_read_config32(dev, GEN_CNTL);
Kyösti Mälkkie6143532013-02-26 17:24:41 +020063 reg32 |= (1 << 13); /* Coprocessor error enable (COPR_ERR_EN) */
64 reg32 |= (3 << 7); /* IOAPIC enable (APIC_EN) */
65 reg32 |= (1 << 2); /* DMA collection buffer enable (DCB_EN) */
66 reg32 |= (1 << 1); /* Delayed transaction enable (DTE) */
Joseph Smith48f3e2b2010-03-17 03:37:18 +000067 pci_write_config32(dev, GEN_CNTL, reg32);
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +000068 printk(BIOS_DEBUG, "IOAPIC Southbridge enabled %x\n", reg32);
Joseph Smith48f3e2b2010-03-17 03:37:18 +000069
Kyösti Mälkkie6143532013-02-26 17:24:41 +020070 set_ioapic_id(IO_APIC_ADDR, 0x02);
Kyösti Mälkki83512432013-06-05 07:19:31 +030071
72 /*
73 * Select Boot Configuration register (0x03) and
74 * use Processor System Bus (0x01) to deliver interrupts.
75 */
76 io_apic_write(IO_APIC_ADDR, 0x03, 0x01);
Ronald G. Minnich182615d2004-08-24 16:20:46 +000077}
Stefan Reinauer8702ab52010-03-14 17:01:08 +000078
Joseph Smith48f3e2b2010-03-17 03:37:18 +000079static void i82801dx_enable_serial_irqs(struct device *dev)
Ronald G. Minnich182615d2004-08-24 16:20:46 +000080{
Joseph Smith48f3e2b2010-03-17 03:37:18 +000081 /* Set packet length and toggle silent mode bit. */
Stefan Reinauer8702ab52010-03-14 17:01:08 +000082 pci_write_config8(dev, SERIRQ_CNTL,
83 (1 << 7) | (1 << 6) | ((21 - 17) << 2) | (0 << 0));
Joseph Smith48f3e2b2010-03-17 03:37:18 +000084 pci_write_config8(dev, SERIRQ_CNTL,
85 (1 << 7) | (0 << 6) | ((21 - 17) << 2) | (0 << 0));
Ronald G. Minnich182615d2004-08-24 16:20:46 +000086}
Stefan Reinauer8702ab52010-03-14 17:01:08 +000087
Joseph Smith48f3e2b2010-03-17 03:37:18 +000088static void i82801dx_pirq_init(device_t dev)
Ronald G. Minnich182615d2004-08-24 16:20:46 +000089{
Joseph Smith48f3e2b2010-03-17 03:37:18 +000090 /* Get the chip configuration */
91 config_t *config = dev->chip_info;
92
93 pci_write_config8(dev, PIRQA_ROUT, config->pirqa_routing);
94 pci_write_config8(dev, PIRQB_ROUT, config->pirqb_routing);
95 pci_write_config8(dev, PIRQC_ROUT, config->pirqc_routing);
96 pci_write_config8(dev, PIRQD_ROUT, config->pirqd_routing);
97 pci_write_config8(dev, PIRQE_ROUT, config->pirqe_routing);
98 pci_write_config8(dev, PIRQF_ROUT, config->pirqf_routing);
99 pci_write_config8(dev, PIRQG_ROUT, config->pirqg_routing);
100 pci_write_config8(dev, PIRQH_ROUT, config->pirqh_routing);
Ronald G. Minnich182615d2004-08-24 16:20:46 +0000101}
Stefan Reinauer8702ab52010-03-14 17:01:08 +0000102
Joseph Smith48f3e2b2010-03-17 03:37:18 +0000103static void i82801dx_power_options(device_t dev)
Ronald G. Minnich182615d2004-08-24 16:20:46 +0000104{
Joseph Smithb5466b02010-03-22 23:10:53 +0000105 u8 reg8;
106 u16 reg16, pmbase;
107 u32 reg32;
108 const char *state;
109
110 int pwr_on = CONFIG_MAINBOARD_POWER_ON_AFTER_POWER_FAIL;
Luc Verhaegena9c5ea02009-06-03 14:19:33 +0000111 int nmi_option;
Ronald G. Minnich182615d2004-08-24 16:20:46 +0000112
Stefan Reinauer8702ab52010-03-14 17:01:08 +0000113 /* Which state do we want to goto after g3 (power restored)?
114 * 0 == S0 Full On
115 * 1 == S5 Soft Off
Joseph Smithb5466b02010-03-22 23:10:53 +0000116 *
117 * If the option is not existent (Laptops), use MAINBOARD_POWER_ON.
Stefan Reinauer8702ab52010-03-14 17:01:08 +0000118 */
Alexandru Gagniuc72dccce2013-11-23 19:22:53 -0600119 if (get_option(&pwr_on, "power_on_after_fail") != CB_SUCCESS)
Joseph Smithb5466b02010-03-22 23:10:53 +0000120 pwr_on = MAINBOARD_POWER_ON;
121
122 reg8 = pci_read_config8(dev, GEN_PMCON_3);
123 reg8 &= 0xfe;
124 switch (pwr_on) {
125 case MAINBOARD_POWER_OFF:
126 reg8 |= 1;
127 state = "off";
128 break;
129 case MAINBOARD_POWER_ON:
130 reg8 &= ~1;
131 state = "on";
132 break;
133 case MAINBOARD_POWER_KEEP:
134 reg8 &= ~1;
135 state = "state keep";
136 break;
137 default:
138 state = "undefined";
139 }
140
141 reg8 &= ~(1 << 3); /* minimum asssertion is 1 to 2 RTCCLK */
142
143 pci_write_config8(dev, GEN_PMCON_3, reg8);
Stefan Reinauerf0aa09b2010-03-23 13:23:40 +0000144 printk(BIOS_INFO, "Set power %s after power failure.\n", state);
Ronald G. Minnich182615d2004-08-24 16:20:46 +0000145
Joseph Smith48f3e2b2010-03-17 03:37:18 +0000146 /* Set up NMI on errors. */
Joseph Smithb5466b02010-03-22 23:10:53 +0000147 reg8 = inb(0x61);
148 reg8 &= 0x0f; /* Higher Nibble must be 0 */
149 reg8 &= ~(1 << 3); /* IOCHK# NMI Enable */
150 // reg8 &= ~(1 << 2); /* PCI SERR# Enable */
151 reg8 |= (1 << 2); /* PCI SERR# Disable for now */
152 outb(reg8, 0x61);
Joseph Smith48f3e2b2010-03-17 03:37:18 +0000153
Joseph Smithb5466b02010-03-22 23:10:53 +0000154 reg8 = inb(0x70);
Ronald G. Minnich182615d2004-08-24 16:20:46 +0000155 nmi_option = NMI_OFF;
Luc Verhaegena9c5ea02009-06-03 14:19:33 +0000156 get_option(&nmi_option, "nmi");
Stefan Reinauer8702ab52010-03-14 17:01:08 +0000157 if (nmi_option) {
Stefan Reinauerf0aa09b2010-03-23 13:23:40 +0000158 printk(BIOS_INFO, "NMI sources enabled.\n");
Joseph Smithb5466b02010-03-22 23:10:53 +0000159 reg8 &= ~(1 << 7); /* Set NMI. */
160 } else {
Stefan Reinauerf0aa09b2010-03-23 13:23:40 +0000161 printk(BIOS_INFO, "NMI sources disabled.\n");
Joseph Smithb5466b02010-03-22 23:10:53 +0000162 reg8 |= ( 1 << 7); /* Disable NMI. */
Ronald G. Minnich182615d2004-08-24 16:20:46 +0000163 }
Joseph Smithb5466b02010-03-22 23:10:53 +0000164 outb(reg8, 0x70);
165
166 /* Set SMI# rate down and enable CPU_SLP# */
167 reg16 = pci_read_config16(dev, GEN_PMCON_1);
168 reg16 &= ~(3 << 0); // SMI# rate 1 minute
169 reg16 |= (1 << 5); // CPUSLP_EN Desktop only
170 pci_write_config16(dev, GEN_PMCON_1, reg16);
171
172 pmbase = pci_read_config16(dev, 0x40) & 0xfffe;
173
174 /* Set up power management block and determine sleep mode */
175 reg32 = inl(pmbase + 0x04); // PM1_CNT
176
177 reg32 &= ~(7 << 10); // SLP_TYP
178 reg32 |= (1 << 0); // SCI_EN
179 outl(reg32, pmbase + 0x04);
Joseph Smith48f3e2b2010-03-17 03:37:18 +0000180}
Stefan Reinauer8702ab52010-03-14 17:01:08 +0000181
Joseph Smith48f3e2b2010-03-17 03:37:18 +0000182static void gpio_init(device_t dev)
183{
184 /* This should be done in romstage.c already */
185 pci_write_config32(dev, GPIO_BASE, (GPIOBASE_ADDR | 1));
186 pci_write_config8(dev, GPIO_CNTL, 0x10);
187}
188
189static void i82801dx_rtc_init(struct device *dev)
190{
191 u8 reg8;
192 u32 reg32;
193 int rtc_failed;
194
195 reg8 = pci_read_config8(dev, GEN_PMCON_3);
196 rtc_failed = reg8 & RTC_BATTERY_DEAD;
197 if (rtc_failed) {
198 reg8 &= ~(1 << 1); /* Preserve the power fail state. */
199 pci_write_config8(dev, GEN_PMCON_3, reg8);
200 }
201 reg32 = pci_read_config32(dev, GEN_STS);
202 rtc_failed |= reg32 & (1 << 2);
Gabe Blackb3f08c62014-04-30 17:12:25 -0700203 cmos_init(rtc_failed);
Joseph Smith48f3e2b2010-03-17 03:37:18 +0000204
205 /* Enable access to the upper 128 byte bank of CMOS RAM. */
206 pci_write_config8(dev, RTC_CONF, 0x04);
207}
208
209static void i82801dx_lpc_route_dma(struct device *dev, u8 mask)
210{
211 u16 reg16;
212 int i;
213
214 reg16 = pci_read_config16(dev, PCI_DMA_CFG);
215 reg16 &= 0x300;
216 for (i = 0; i < 8; i++) {
217 if (i == 4)
218 continue;
219 reg16 |= ((mask & (1 << i)) ? 3 : 1) << (i * 2);
220 }
221 pci_write_config16(dev, PCI_DMA_CFG, reg16);
222}
223
224static void i82801dx_lpc_decode_en(device_t dev)
225{
226 /* Decode 0x3F8-0x3FF (COM1) for COMA port, 0x2F8-0x2FF (COM2) for COMB.
227 * LPT decode defaults to 0x378-0x37F and 0x778-0x77F.
228 * Floppy decode defaults to 0x3F0-0x3F5, 0x3F7.
229 * We also need to set the value for LPC I/F Enables Register.
230 */
231 pci_write_config8(dev, COM_DEC, 0x10);
232 pci_write_config16(dev, LPC_EN, 0x300F);
233}
234
Stefan Reinauer527aedc2010-03-17 22:08:51 +0000235/* ICH4 does not mention HPET in the docs, but
236 * all ICH3 and ICH4 do have HPETs built in.
237 */
238static void enable_hpet(struct device *dev)
239{
Joseph Smithb5466b02010-03-22 23:10:53 +0000240 u32 reg32, hpet, val;
Stefan Reinauer527aedc2010-03-17 22:08:51 +0000241
Joseph Smithb5466b02010-03-22 23:10:53 +0000242 /* Set HPET base address and enable it */
Patrick Georgi9aeb6942012-10-05 21:54:38 +0200243 printk(BIOS_DEBUG, "Enabling HPET at 0x%x\n", CONFIG_HPET_ADDRESS);
Stefan Reinauer527aedc2010-03-17 22:08:51 +0000244 reg32 = pci_read_config32(dev, GEN_CNTL);
Stefan Reinauer527aedc2010-03-17 22:08:51 +0000245 /*
Joseph Smithb5466b02010-03-22 23:10:53 +0000246 * Bit 17 is HPET enable bit.
247 * Bit 16:15 control the HPET base address.
Stefan Reinauer527aedc2010-03-17 22:08:51 +0000248 */
249 reg32 &= ~(3 << 15); /* Clear it */
Joseph Smithb5466b02010-03-22 23:10:53 +0000250
Patrick Georgi9aeb6942012-10-05 21:54:38 +0200251 hpet = CONFIG_HPET_ADDRESS >> 12;
Joseph Smithb5466b02010-03-22 23:10:53 +0000252 hpet &= 0x3;
253
254 reg32 |= (hpet << 15);
255 reg32 |= (1 << 17); /* Enable HPET. */
Stefan Reinauer527aedc2010-03-17 22:08:51 +0000256 pci_write_config32(dev, GEN_CNTL, reg32);
257
Joseph Smithb5466b02010-03-22 23:10:53 +0000258 /* Check to see whether it took */
259 reg32 = pci_read_config32(dev, GEN_CNTL);
260 val = reg32 >> 15;
261 val &= 0x7;
262
263 if ((val & 0x4) && (hpet == (val & 0x3))) {
Patrick Georgi9aeb6942012-10-05 21:54:38 +0200264 printk(BIOS_INFO, "HPET enabled at 0x%x\n", CONFIG_HPET_ADDRESS);
Joseph Smithb5466b02010-03-22 23:10:53 +0000265 } else {
Stefan Reinauerf0aa09b2010-03-23 13:23:40 +0000266 printk(BIOS_WARNING, "HPET was not enabled correctly\n");
Joseph Smithb5466b02010-03-22 23:10:53 +0000267 reg32 &= ~(1 << 17); /* Clear Enable */
268 pci_write_config32(dev, GEN_CNTL, reg32);
269 }
Stefan Reinauer527aedc2010-03-17 22:08:51 +0000270}
271
Joseph Smith48f3e2b2010-03-17 03:37:18 +0000272static void lpc_init(struct device *dev)
273{
274 /* Set the value for PCI command register. */
275 pci_write_config16(dev, PCI_COMMAND, 0x000f);
276
Kyösti Mälkkie6143532013-02-26 17:24:41 +0200277 i82801dx_enable_acpi(dev);
Joseph Smith48f3e2b2010-03-17 03:37:18 +0000278 /* IO APIC initialization. */
279 i82801dx_enable_ioapic(dev);
280
281 i82801dx_enable_serial_irqs(dev);
282
283 /* Setup the PIRQ. */
284 i82801dx_pirq_init(dev);
285
286 /* Setup power options. */
287 i82801dx_power_options(dev);
288
289 /* Set the state of the GPIO lines. */
290 gpio_init(dev);
291
292 /* Initialize the real time clock. */
Stefan Reinauer138be832010-02-27 01:50:21 +0000293 i82801dx_rtc_init(dev);
Ronald G. Minnich182615d2004-08-24 16:20:46 +0000294
Joseph Smith48f3e2b2010-03-17 03:37:18 +0000295 /* Route DMA. */
Stefan Reinauer138be832010-02-27 01:50:21 +0000296 i82801dx_lpc_route_dma(dev, 0xff);
Ronald G. Minnich182615d2004-08-24 16:20:46 +0000297
Joseph Smith48f3e2b2010-03-17 03:37:18 +0000298 /* Initialize ISA DMA. */
Ronald G. Minnich182615d2004-08-24 16:20:46 +0000299 isa_dma_init();
300
Joseph Smith48f3e2b2010-03-17 03:37:18 +0000301 /* Setup decode ports and LPC I/F enables. */
302 i82801dx_lpc_decode_en(dev);
Stefan Reinauer527aedc2010-03-17 22:08:51 +0000303
304 /* Initialize the High Precision Event Timers */
305 enable_hpet(dev);
Ronald G. Minnich182615d2004-08-24 16:20:46 +0000306}
307
Stefan Reinauer138be832010-02-27 01:50:21 +0000308static void i82801dx_lpc_read_resources(device_t dev)
Ronald G. Minnich182615d2004-08-24 16:20:46 +0000309{
Eric Biederman4f9265f2004-10-22 02:33:51 +0000310 struct resource *res;
Ronald G. Minnich182615d2004-08-24 16:20:46 +0000311
Myles Watson29cc9ed2009-07-02 18:56:24 +0000312 /* Get the normal PCI resources of this device. */
Ronald G. Minnich182615d2004-08-24 16:20:46 +0000313 pci_dev_read_resources(dev);
314
Myles Watson29cc9ed2009-07-02 18:56:24 +0000315 /* Add an extra subtractive resource for both memory and I/O. */
Eric Biederman4f9265f2004-10-22 02:33:51 +0000316 res = new_resource(dev, IOINDEX_SUBTRACTIVE(0, 0));
Myles Watson29cc9ed2009-07-02 18:56:24 +0000317 res->base = 0;
318 res->size = 0x1000;
319 res->flags = IORESOURCE_IO | IORESOURCE_SUBTRACTIVE |
Joseph Smith48f3e2b2010-03-17 03:37:18 +0000320 IORESOURCE_ASSIGNED | IORESOURCE_FIXED;
Eric Biederman4f9265f2004-10-22 02:33:51 +0000321
322 res = new_resource(dev, IOINDEX_SUBTRACTIVE(1, 0));
Myles Watson29cc9ed2009-07-02 18:56:24 +0000323 res->base = 0xff800000;
Joseph Smith48f3e2b2010-03-17 03:37:18 +0000324 res->size = 0x00800000; /* 8 MB for flash */
Myles Watson29cc9ed2009-07-02 18:56:24 +0000325 res->flags = IORESOURCE_MEM | IORESOURCE_SUBTRACTIVE |
Joseph Smith48f3e2b2010-03-17 03:37:18 +0000326 IORESOURCE_ASSIGNED | IORESOURCE_FIXED;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000327
Joseph Smith48f3e2b2010-03-17 03:37:18 +0000328 res = new_resource(dev, 3); /* IOAPIC */
Uwe Hermann74d1a6e2010-10-12 17:34:08 +0000329 res->base = IO_APIC_ADDR;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000330 res->size = 0x00001000;
331 res->flags = IORESOURCE_MEM | IORESOURCE_ASSIGNED | IORESOURCE_FIXED;
Eric Biederman4f9265f2004-10-22 02:33:51 +0000332}
333
Stefan Reinauer8702ab52010-03-14 17:01:08 +0000334static struct device_operations lpc_ops = {
Joseph Smith48f3e2b2010-03-17 03:37:18 +0000335 .read_resources = i82801dx_lpc_read_resources,
336 .set_resources = pci_dev_set_resources,
Myles Watson7eac4452010-06-17 16:16:56 +0000337 .enable_resources = pci_dev_enable_resources,
Joseph Smith48f3e2b2010-03-17 03:37:18 +0000338 .init = lpc_init,
339 .scan_bus = scan_static_bus,
340 .enable = i82801dx_enable,
Ronald G. Minnich182615d2004-08-24 16:20:46 +0000341};
342
Stefan Reinauer8702ab52010-03-14 17:01:08 +0000343/* 82801DB/DBL */
344static const struct pci_driver lpc_driver_db __pci_driver = {
345 .ops = &lpc_ops,
346 .vendor = PCI_VENDOR_ID_INTEL,
347 .device = PCI_DEVICE_ID_INTEL_82801DB_LPC,
348};
349
350/* 82801DBM */
351static const struct pci_driver lpc_driver_dbm __pci_driver = {
352 .ops = &lpc_ops,
Ronald G. Minnich182615d2004-08-24 16:20:46 +0000353 .vendor = PCI_VENDOR_ID_INTEL,
Uwe Hermanna29ec062007-11-04 03:21:37 +0000354 .device = PCI_DEVICE_ID_INTEL_82801DBM_LPC,
Ronald G. Minnich182615d2004-08-24 16:20:46 +0000355};