blob: b799d0253e3f2a0c3f36a5cb2e9312b550ba5f75 [file] [log] [blame]
Patrick Georgiac959032020-05-05 22:49:26 +02001/* SPDX-License-Identifier: GPL-2.0-or-later */
Hannah Williams01bc8972016-02-04 20:13:34 -08002
Alexandru Gagniuca6339802016-04-05 12:40:24 -07003#define __SIMPLE_DEVICE__
4
Furquan Shaikh76cedd22020-05-02 10:24:23 -07005#include <acpi/acpi.h>
Kyösti Mälkki27872372021-01-21 16:05:26 +02006#include <acpi/acpi_pm.h>
Hannah Williams01bc8972016-02-04 20:13:34 -08007#include <arch/io.h>
Kyösti Mälkki13f66502019-03-03 08:01:05 +02008#include <device/mmio.h>
Hannah Williams01bc8972016-02-04 20:13:34 -08009#include <console/console.h>
Shaunak Saha93cdc8b2017-04-18 15:42:09 -070010#include <device/device.h>
11#include <device/pci.h>
Barnali Sarkar66fe0c42017-05-23 18:17:14 +053012#include <intelblocks/msr.h>
Shaunak Saha93cdc8b2017-04-18 15:42:09 -070013#include <intelblocks/pmclib.h>
Aaron Durbin3118b622017-09-15 11:48:53 -060014#include <intelblocks/rtc.h>
Subrata Banik7bc4dc52018-05-17 18:40:32 +053015#include <intelblocks/tco.h>
Hannah Williams01bc8972016-02-04 20:13:34 -080016#include <soc/iomap.h>
Andrey Petrov3b637532016-11-30 17:39:16 -080017#include <soc/cpu.h>
Alexandru Gagniuca6339802016-04-05 12:40:24 -070018#include <soc/pci_devs.h>
Hannah Williams01bc8972016-02-04 20:13:34 -080019#include <soc/pm.h>
Subrata Banik7bc4dc52018-05-17 18:40:32 +053020#include <soc/smbus.h>
Philipp Deppenwiesefea24292017-10-17 17:02:29 +020021#include <security/vboot/vbnv.h>
Elyes HAOUASadd76f92019-03-21 09:55:49 +010022
Duncan Lauriea673d1c2016-09-19 12:02:54 -070023#include "chip.h"
Hannah Williams01bc8972016-02-04 20:13:34 -080024
Subrata Banik480e7e52022-02-01 19:01:36 +053025uint8_t *pmc_mmio_regs(void)
Alexandru Gagniuca6339802016-04-05 12:40:24 -070026{
Subrata Banik480e7e52022-02-01 19:01:36 +053027 return (void *)(uintptr_t)PCH_PWRM_BASE_ADDRESS;
Alexandru Gagniuca6339802016-04-05 12:40:24 -070028}
Hannah Williams01bc8972016-02-04 20:13:34 -080029
Shaunak Saha93cdc8b2017-04-18 15:42:09 -070030uintptr_t soc_read_pmc_base(void)
Shaunak Saha9a0c9ac2016-06-27 23:00:15 -070031{
Subrata Banik480e7e52022-02-01 19:01:36 +053032 return (uintptr_t)pmc_mmio_regs();
Shaunak Saha9a0c9ac2016-06-27 23:00:15 -070033}
34
Michael Niewöhnerb4d960b2019-11-02 12:14:06 +010035uint32_t *soc_pmc_etr_addr(void)
36{
37 return (uint32_t *)(soc_read_pmc_base() + ETR);
38}
39
Shaunak Saha93cdc8b2017-04-18 15:42:09 -070040const char *const *soc_smi_sts_array(size_t *a)
Hannah Williams01bc8972016-02-04 20:13:34 -080041{
Shaunak Saha93cdc8b2017-04-18 15:42:09 -070042 static const char *const smi_sts_bits[] = {
Subrata Banik4ab7ef92020-02-20 11:53:04 +053043 [BIOS_STS_BIT] = "BIOS",
44 [LEGACY_USB_STS_BIT] = "LEGACY USB",
45 [SMI_ON_SLP_EN_STS_BIT] = "SLP_SMI",
46 [APM_STS_BIT] = "APM",
47 [SWSMI_TMR_STS_BIT] = "SWSMI_TMR",
48 [PM1_STS_BIT] = "PM1",
Angel Pons81e92632021-02-19 16:02:45 +010049 [GPE0_STS_BIT] = "GPE0 (reserved)",
Subrata Banik4ab7ef92020-02-20 11:53:04 +053050 [GPIO_STS_BIT] = "GPIO_SMI",
51 [GPIO_UNLOCK_SMI_STS_BIT] = "GPIO_UNLOCK_SSMI",
52 [MC_SMI_STS_BIT] = "MCSMI",
53 [TCO_STS_BIT] = "TCO",
54 [PERIODIC_STS_BIT] = "PERIODIC",
55 [SERIRQ_SMI_STS_BIT] = "SERIRQ",
56 [SMBUS_SMI_STS_BIT] = "SMBUS_SMI",
57 [XHCI_SMI_STS_BIT] = "XHCI",
Elyes Haouas7fd39ff2023-01-14 20:09:52 +010058 [HSMBUS_SMI_STS_BIT] = "HOST_SMBUS",
Subrata Banik4ab7ef92020-02-20 11:53:04 +053059 [SCS_SMI_STS_BIT] = "SCS",
60 [PCI_EXP_SMI_STS_BIT] = "PCI_EXP_SMI",
61 [SCC2_SMI_STS_BIT] = "SCC2",
62 [SPI_SSMI_STS_BIT] = "SPI_SSMI",
63 [SPI_SMI_STS_BIT] = "SPI",
64 [PMC_OCP_SMI_STS_BIT] = "OCP_CSE",
Hannah Williams01bc8972016-02-04 20:13:34 -080065 };
66
Shaunak Saha93cdc8b2017-04-18 15:42:09 -070067 *a = ARRAY_SIZE(smi_sts_bits);
68 return smi_sts_bits;
Hannah Williams01bc8972016-02-04 20:13:34 -080069}
70
Shaunak Saha93cdc8b2017-04-18 15:42:09 -070071/*
72 * For APL/GLK this check for power button status if nothing else
73 * is indicating an SMI and SMIs aren't turned into SCIs.
74 * Apparently, there is no PM1 status bit in the SMI status
75 * register. That makes things difficult for
76 * determining if the power button caused an SMI.
77 */
78uint32_t soc_get_smi_status(uint32_t generic_sts)
Hannah Williams01bc8972016-02-04 20:13:34 -080079{
Furquan Shaikh43810d92017-10-16 22:22:46 -070080 if (generic_sts == 0 && !(pmc_read_pm1_control() & SCI_EN)) {
Barnali Sarkar9e55ff62017-06-05 20:01:14 +053081 uint16_t pm1_sts = inw(ACPI_BASE_ADDRESS + PM1_STS);
Aaron Durbina554b712016-06-10 18:04:21 -050082
83 /* Fake PM1 status bit if power button pressed. */
84 if (pm1_sts & PWRBTN_STS)
Subrata Banik4ab7ef92020-02-20 11:53:04 +053085 generic_sts |= (1 << PM1_STS_BIT);
Aaron Durbina554b712016-06-10 18:04:21 -050086 }
87
Angel Pons81e92632021-02-19 16:02:45 +010088 /*
89 * GPE0_STS is reserved in APL/GLK datasheets. For compatibility
90 * with common code, mask it out so that it is always zero.
91 */
92 return generic_sts & ~(1 << GPE0_STS_BIT);
Hannah Williams01bc8972016-02-04 20:13:34 -080093}
94
Shaunak Saha93cdc8b2017-04-18 15:42:09 -070095const char *const *soc_tco_sts_array(size_t *a)
Hannah Williams01bc8972016-02-04 20:13:34 -080096{
Shaunak Saha93cdc8b2017-04-18 15:42:09 -070097 static const char *const tco_sts_bits[] = {
Hannah Williams01bc8972016-02-04 20:13:34 -080098 [3] = "TIMEOUT",
99 [17] = "SECOND_TO",
100 };
101
Shaunak Saha93cdc8b2017-04-18 15:42:09 -0700102 *a = ARRAY_SIZE(tco_sts_bits);
103 return tco_sts_bits;
Hannah Williams01bc8972016-02-04 20:13:34 -0800104}
105
Furquan Shaikhc4e652f2017-10-11 14:44:29 -0700106const char *const *soc_std_gpe_sts_array(size_t *a)
Hannah Williams01bc8972016-02-04 20:13:34 -0800107{
Shaunak Saha93cdc8b2017-04-18 15:42:09 -0700108 static const char *const gpe_sts_bits[] = {
Hannah Williams01bc8972016-02-04 20:13:34 -0800109 [0] = "PCIE_SCI",
110 [2] = "SWGPE",
111 [3] = "PCIE_WAKE0",
112 [4] = "PUNIT",
113 [6] = "PCIE_WAKE1",
114 [7] = "PCIE_WAKE2",
115 [8] = "PCIE_WAKE3",
116 [9] = "PCI_EXP",
117 [10] = "BATLOW",
118 [11] = "CSE_PME",
119 [12] = "XDCI_PME",
120 [13] = "XHCI_PME",
121 [14] = "AVS_PME",
122 [15] = "GPIO_TIER1_SCI",
123 [16] = "SMB_WAK",
124 [17] = "SATA_PME",
125 };
126
Shaunak Saha93cdc8b2017-04-18 15:42:09 -0700127 *a = ARRAY_SIZE(gpe_sts_bits);
128 return gpe_sts_bits;
Hannah Williams01bc8972016-02-04 20:13:34 -0800129}
130
Shaunak Saha93cdc8b2017-04-18 15:42:09 -0700131void soc_clear_pm_registers(uintptr_t pmc_bar)
Duncan Laurie2e790092016-09-19 12:05:49 -0700132{
Hannah Williams01bc8972016-02-04 20:13:34 -0800133 uint32_t gen_pmcon1;
134
Elyes Haouasf12c2b02022-12-11 10:28:59 +0100135 gen_pmcon1 = read32p(pmc_bar + GEN_PMCON1);
Hannah Williams01bc8972016-02-04 20:13:34 -0800136 /* Clear the status bits. The RPS field is cleared on a 0 write. */
Elyes Haouasf12c2b02022-12-11 10:28:59 +0100137 write32p(pmc_bar + GEN_PMCON1, gen_pmcon1 & ~RPS);
Hannah Williams01bc8972016-02-04 20:13:34 -0800138}
139
Furquan Shaikhc4e652f2017-10-11 14:44:29 -0700140void soc_get_gpi_gpe_configs(uint8_t *dw0, uint8_t *dw1, uint8_t *dw2)
Hannah Williams01bc8972016-02-04 20:13:34 -0800141{
Aaron Durbine4d7abc2017-04-16 22:05:36 -0500142 DEVTREE_CONST struct soc_intel_apollolake_config *config;
Duncan Lauriea673d1c2016-09-19 12:02:54 -0700143
Kyösti Mälkkid5f645c2019-09-28 00:20:27 +0300144 config = config_of_soc();
Duncan Lauriea673d1c2016-09-19 12:02:54 -0700145
Shaunak Saha93cdc8b2017-04-18 15:42:09 -0700146 /* Assign to out variable */
147 *dw0 = config->gpe0_dw1;
148 *dw1 = config->gpe0_dw2;
149 *dw2 = config->gpe0_dw3;
150}
Duncan Lauriea673d1c2016-09-19 12:02:54 -0700151
Shaunak Saha93cdc8b2017-04-18 15:42:09 -0700152void soc_fill_power_state(struct chipset_power_state *ps)
153{
Subrata Banik480e7e52022-02-01 19:01:36 +0530154 uintptr_t pmc_bar0 = soc_read_pmc_base();
Duncan Lauriea673d1c2016-09-19 12:02:54 -0700155
Subrata Banik7bc4dc52018-05-17 18:40:32 +0530156 ps->tco1_sts = tco_read_reg(TCO1_STS);
157 ps->tco2_sts = tco_read_reg(TCO2_STS);
158
Elyes Haouasf12c2b02022-12-11 10:28:59 +0100159 ps->prsts = read32p(pmc_bar0 + PRSTS);
160 ps->gen_pmcon1 = read32p(pmc_bar0 + GEN_PMCON1);
161 ps->gen_pmcon2 = read32p(pmc_bar0 + GEN_PMCON2);
162 ps->gen_pmcon3 = read32p(pmc_bar0 + GEN_PMCON3);
Duncan Lauriea673d1c2016-09-19 12:02:54 -0700163
Subrata Banik7bc4dc52018-05-17 18:40:32 +0530164 printk(BIOS_DEBUG, "prsts: %08x\n",
165 ps->prsts);
166 printk(BIOS_DEBUG, "tco_sts: %04x %04x\n",
167 ps->tco1_sts, ps->tco2_sts);
Shaunak Saha93cdc8b2017-04-18 15:42:09 -0700168 printk(BIOS_DEBUG,
169 "gen_pmcon1: %08x gen_pmcon2: %08x gen_pmcon3: %08x\n",
170 ps->gen_pmcon1, ps->gen_pmcon2, ps->gen_pmcon3);
Duncan Lauriea673d1c2016-09-19 12:02:54 -0700171}
Andrey Petrov3b637532016-11-30 17:39:16 -0800172
Hannah Williamscdecc0d2018-01-04 11:57:14 -0800173/* Return 0, 3, or 5 to indicate the previous sleep state. */
174int soc_prev_sleep_state(const struct chipset_power_state *ps,
175 int prev_sleep_state)
176{
177 /* WAK_STS bit will not be set when waking from G3 state */
178
179 if (!(ps->pm1_sts & WAK_STS) && (ps->gen_pmcon1 & COLD_BOOT_STS))
180 prev_sleep_state = ACPI_S5;
181 return prev_sleep_state;
182}
183
Aaron Durbin3118b622017-09-15 11:48:53 -0600184static int rtc_failed(uint32_t gen_pmcon1)
185{
186 return !!(gen_pmcon1 & RPS);
187}
188
189int soc_get_rtc_failed(void)
190{
Kyösti Mälkki27872372021-01-21 16:05:26 +0200191 const struct chipset_power_state *ps;
Aaron Durbin3118b622017-09-15 11:48:53 -0600192
Fabio Aiutofdcf6982022-09-11 12:25:13 +0200193 if (acpi_fetch_pm_state(&ps, PS_CLAIMER_RTC) < 0)
Aaron Durbin3118b622017-09-15 11:48:53 -0600194 return 1;
Aaron Durbin3118b622017-09-15 11:48:53 -0600195
196 return rtc_failed(ps->gen_pmcon1);
197}
Aaron Durbin0990fbf2017-09-15 15:23:04 -0600198
199int vbnv_cmos_failed(void)
200{
Subrata Banik480e7e52022-02-01 19:01:36 +0530201 uintptr_t pmc_bar = soc_read_pmc_base();
Elyes Haouasf12c2b02022-12-11 10:28:59 +0100202 uint32_t gen_pmcon1 = read32p(pmc_bar + GEN_PMCON1);
Furquan Shaikh9d079102018-02-02 15:11:29 -0800203 int rtc_failure = rtc_failed(gen_pmcon1);
204
205 if (rtc_failure) {
206 printk(BIOS_INFO, "RTC failed!\n");
207
208 /* We do not want to write 1 to clear-1 bits. Set them to 0. */
209 gen_pmcon1 &= ~GEN_PMCON1_CLR1_BITS;
210
211 /* RPS is write 0 to clear. */
212 gen_pmcon1 &= ~RPS;
213
Elyes Haouasf12c2b02022-12-11 10:28:59 +0100214 write32p(pmc_bar + GEN_PMCON1, gen_pmcon1);
Furquan Shaikh9d079102018-02-02 15:11:29 -0800215 }
216
217 return rtc_failure;
Aaron Durbin0990fbf2017-09-15 15:23:04 -0600218}
Eugene Myersebc84232020-01-21 16:46:16 -0500219
220/* STM Support */
221uint16_t get_pmbase(void)
222{
Elyes Haouas9018dee2022-11-18 15:07:33 +0100223 return (uint16_t)ACPI_BASE_ADDRESS;
Eugene Myersebc84232020-01-21 16:46:16 -0500224}
Angel Pons505e3832021-04-17 13:02:37 +0200225
226void pmc_soc_set_afterg3_en(const bool on)
227{
Angel Ponsf585c6e2021-06-25 10:09:35 +0200228 const uintptr_t gen_pmcon1 = soc_read_pmc_base() + GEN_PMCON1;
Angel Pons505e3832021-04-17 13:02:37 +0200229 uint32_t reg32;
230
Angel Ponsf585c6e2021-06-25 10:09:35 +0200231 reg32 = read32p(gen_pmcon1);
Angel Pons505e3832021-04-17 13:02:37 +0200232 if (on)
233 reg32 &= ~SLEEP_AFTER_POWER_FAIL;
234 else
235 reg32 |= SLEEP_AFTER_POWER_FAIL;
Angel Ponsf585c6e2021-06-25 10:09:35 +0200236 write32p(gen_pmcon1, reg32);
Angel Pons505e3832021-04-17 13:02:37 +0200237}