blob: 1d4a55835eed8d55aca2c20afac57c6d7884b39e [file] [log] [blame]
Patrick Georgiac959032020-05-05 22:49:26 +02001/* SPDX-License-Identifier: GPL-2.0-or-later */
Hannah Williams01bc8972016-02-04 20:13:34 -08002
Alexandru Gagniuca6339802016-04-05 12:40:24 -07003#define __SIMPLE_DEVICE__
4
Furquan Shaikh76cedd22020-05-02 10:24:23 -07005#include <acpi/acpi.h>
Kyösti Mälkki27872372021-01-21 16:05:26 +02006#include <acpi/acpi_pm.h>
Hannah Williams01bc8972016-02-04 20:13:34 -08007#include <arch/io.h>
Kyösti Mälkki13f66502019-03-03 08:01:05 +02008#include <device/mmio.h>
Hannah Williams01bc8972016-02-04 20:13:34 -08009#include <console/console.h>
Andrey Petrov3b637532016-11-30 17:39:16 -080010#include <cpu/x86/msr.h>
Shaunak Saha93cdc8b2017-04-18 15:42:09 -070011#include <device/device.h>
12#include <device/pci.h>
Hannah Williams01bc8972016-02-04 20:13:34 -080013#include <device/pci_def.h>
Barnali Sarkar66fe0c42017-05-23 18:17:14 +053014#include <intelblocks/msr.h>
Shaunak Saha93cdc8b2017-04-18 15:42:09 -070015#include <intelblocks/pmclib.h>
Aaron Durbin3118b622017-09-15 11:48:53 -060016#include <intelblocks/rtc.h>
Subrata Banik7bc4dc52018-05-17 18:40:32 +053017#include <intelblocks/tco.h>
Hannah Williams01bc8972016-02-04 20:13:34 -080018#include <soc/iomap.h>
Andrey Petrov3b637532016-11-30 17:39:16 -080019#include <soc/cpu.h>
Alexandru Gagniuca6339802016-04-05 12:40:24 -070020#include <soc/pci_devs.h>
Hannah Williams01bc8972016-02-04 20:13:34 -080021#include <soc/pm.h>
Subrata Banik7bc4dc52018-05-17 18:40:32 +053022#include <soc/smbus.h>
Philipp Deppenwiesefea24292017-10-17 17:02:29 +020023#include <security/vboot/vbnv.h>
Elyes HAOUASadd76f92019-03-21 09:55:49 +010024
Duncan Lauriea673d1c2016-09-19 12:02:54 -070025#include "chip.h"
Hannah Williams01bc8972016-02-04 20:13:34 -080026
Alexandru Gagniuca6339802016-04-05 12:40:24 -070027static uintptr_t read_pmc_mmio_bar(void)
28{
Lijian Zhao91086802016-09-06 18:15:29 -070029 return PMC_BAR0;
Alexandru Gagniuca6339802016-04-05 12:40:24 -070030}
Hannah Williams01bc8972016-02-04 20:13:34 -080031
Shaunak Saha93cdc8b2017-04-18 15:42:09 -070032uintptr_t soc_read_pmc_base(void)
Shaunak Saha9a0c9ac2016-06-27 23:00:15 -070033{
34 return read_pmc_mmio_bar();
35}
36
Michael Niewöhnerb4d960b2019-11-02 12:14:06 +010037uint32_t *soc_pmc_etr_addr(void)
38{
39 return (uint32_t *)(soc_read_pmc_base() + ETR);
40}
41
Shaunak Saha93cdc8b2017-04-18 15:42:09 -070042const char *const *soc_smi_sts_array(size_t *a)
Hannah Williams01bc8972016-02-04 20:13:34 -080043{
Shaunak Saha93cdc8b2017-04-18 15:42:09 -070044 static const char *const smi_sts_bits[] = {
Subrata Banik4ab7ef92020-02-20 11:53:04 +053045 [BIOS_STS_BIT] = "BIOS",
46 [LEGACY_USB_STS_BIT] = "LEGACY USB",
47 [SMI_ON_SLP_EN_STS_BIT] = "SLP_SMI",
48 [APM_STS_BIT] = "APM",
49 [SWSMI_TMR_STS_BIT] = "SWSMI_TMR",
50 [PM1_STS_BIT] = "PM1",
51 [GPIO_STS_BIT] = "GPIO_SMI",
52 [GPIO_UNLOCK_SMI_STS_BIT] = "GPIO_UNLOCK_SSMI",
53 [MC_SMI_STS_BIT] = "MCSMI",
54 [TCO_STS_BIT] = "TCO",
55 [PERIODIC_STS_BIT] = "PERIODIC",
56 [SERIRQ_SMI_STS_BIT] = "SERIRQ",
57 [SMBUS_SMI_STS_BIT] = "SMBUS_SMI",
58 [XHCI_SMI_STS_BIT] = "XHCI",
59 [SCS_SMI_STS_BIT] = "HOST_SMBUS",
60 [SCS_SMI_STS_BIT] = "SCS",
61 [PCI_EXP_SMI_STS_BIT] = "PCI_EXP_SMI",
62 [SCC2_SMI_STS_BIT] = "SCC2",
63 [SPI_SSMI_STS_BIT] = "SPI_SSMI",
64 [SPI_SMI_STS_BIT] = "SPI",
65 [PMC_OCP_SMI_STS_BIT] = "OCP_CSE",
Hannah Williams01bc8972016-02-04 20:13:34 -080066 };
67
Shaunak Saha93cdc8b2017-04-18 15:42:09 -070068 *a = ARRAY_SIZE(smi_sts_bits);
69 return smi_sts_bits;
Hannah Williams01bc8972016-02-04 20:13:34 -080070}
71
Shaunak Saha93cdc8b2017-04-18 15:42:09 -070072/*
73 * For APL/GLK this check for power button status if nothing else
74 * is indicating an SMI and SMIs aren't turned into SCIs.
75 * Apparently, there is no PM1 status bit in the SMI status
76 * register. That makes things difficult for
77 * determining if the power button caused an SMI.
78 */
79uint32_t soc_get_smi_status(uint32_t generic_sts)
Hannah Williams01bc8972016-02-04 20:13:34 -080080{
Furquan Shaikh43810d92017-10-16 22:22:46 -070081 if (generic_sts == 0 && !(pmc_read_pm1_control() & SCI_EN)) {
Barnali Sarkar9e55ff62017-06-05 20:01:14 +053082 uint16_t pm1_sts = inw(ACPI_BASE_ADDRESS + PM1_STS);
Aaron Durbina554b712016-06-10 18:04:21 -050083
84 /* Fake PM1 status bit if power button pressed. */
85 if (pm1_sts & PWRBTN_STS)
Subrata Banik4ab7ef92020-02-20 11:53:04 +053086 generic_sts |= (1 << PM1_STS_BIT);
Aaron Durbina554b712016-06-10 18:04:21 -050087 }
88
Shaunak Saha93cdc8b2017-04-18 15:42:09 -070089 return generic_sts;
Hannah Williams01bc8972016-02-04 20:13:34 -080090}
91
Shaunak Saha93cdc8b2017-04-18 15:42:09 -070092const char *const *soc_tco_sts_array(size_t *a)
Hannah Williams01bc8972016-02-04 20:13:34 -080093{
Shaunak Saha93cdc8b2017-04-18 15:42:09 -070094 static const char *const tco_sts_bits[] = {
Hannah Williams01bc8972016-02-04 20:13:34 -080095 [3] = "TIMEOUT",
96 [17] = "SECOND_TO",
97 };
98
Shaunak Saha93cdc8b2017-04-18 15:42:09 -070099 *a = ARRAY_SIZE(tco_sts_bits);
100 return tco_sts_bits;
Hannah Williams01bc8972016-02-04 20:13:34 -0800101}
102
Furquan Shaikhc4e652f2017-10-11 14:44:29 -0700103const char *const *soc_std_gpe_sts_array(size_t *a)
Hannah Williams01bc8972016-02-04 20:13:34 -0800104{
Shaunak Saha93cdc8b2017-04-18 15:42:09 -0700105 static const char *const gpe_sts_bits[] = {
Hannah Williams01bc8972016-02-04 20:13:34 -0800106 [0] = "PCIE_SCI",
107 [2] = "SWGPE",
108 [3] = "PCIE_WAKE0",
109 [4] = "PUNIT",
110 [6] = "PCIE_WAKE1",
111 [7] = "PCIE_WAKE2",
112 [8] = "PCIE_WAKE3",
113 [9] = "PCI_EXP",
114 [10] = "BATLOW",
115 [11] = "CSE_PME",
116 [12] = "XDCI_PME",
117 [13] = "XHCI_PME",
118 [14] = "AVS_PME",
119 [15] = "GPIO_TIER1_SCI",
120 [16] = "SMB_WAK",
121 [17] = "SATA_PME",
122 };
123
Shaunak Saha93cdc8b2017-04-18 15:42:09 -0700124 *a = ARRAY_SIZE(gpe_sts_bits);
125 return gpe_sts_bits;
Hannah Williams01bc8972016-02-04 20:13:34 -0800126}
127
Shaunak Saha93cdc8b2017-04-18 15:42:09 -0700128void soc_clear_pm_registers(uintptr_t pmc_bar)
Duncan Laurie2e790092016-09-19 12:05:49 -0700129{
Hannah Williams01bc8972016-02-04 20:13:34 -0800130 uint32_t gen_pmcon1;
131
Shaunak Saha93cdc8b2017-04-18 15:42:09 -0700132 gen_pmcon1 = read32((void *)(pmc_bar + GEN_PMCON1));
Hannah Williams01bc8972016-02-04 20:13:34 -0800133 /* Clear the status bits. The RPS field is cleared on a 0 write. */
Shaunak Saha93cdc8b2017-04-18 15:42:09 -0700134 write32((void *)(pmc_bar + GEN_PMCON1), gen_pmcon1 & ~RPS);
Hannah Williams01bc8972016-02-04 20:13:34 -0800135}
136
Furquan Shaikhc4e652f2017-10-11 14:44:29 -0700137void soc_get_gpi_gpe_configs(uint8_t *dw0, uint8_t *dw1, uint8_t *dw2)
Hannah Williams01bc8972016-02-04 20:13:34 -0800138{
Aaron Durbine4d7abc2017-04-16 22:05:36 -0500139 DEVTREE_CONST struct soc_intel_apollolake_config *config;
Duncan Lauriea673d1c2016-09-19 12:02:54 -0700140
Kyösti Mälkkid5f645c2019-09-28 00:20:27 +0300141 config = config_of_soc();
Duncan Lauriea673d1c2016-09-19 12:02:54 -0700142
Shaunak Saha93cdc8b2017-04-18 15:42:09 -0700143 /* Assign to out variable */
144 *dw0 = config->gpe0_dw1;
145 *dw1 = config->gpe0_dw2;
146 *dw2 = config->gpe0_dw3;
147}
Duncan Lauriea673d1c2016-09-19 12:02:54 -0700148
Shaunak Saha93cdc8b2017-04-18 15:42:09 -0700149void soc_fill_power_state(struct chipset_power_state *ps)
150{
151 uintptr_t pmc_bar0 = read_pmc_mmio_bar();
Duncan Lauriea673d1c2016-09-19 12:02:54 -0700152
Subrata Banik7bc4dc52018-05-17 18:40:32 +0530153 ps->tco1_sts = tco_read_reg(TCO1_STS);
154 ps->tco2_sts = tco_read_reg(TCO2_STS);
155
Shaunak Saha93cdc8b2017-04-18 15:42:09 -0700156 ps->prsts = read32((void *)(pmc_bar0 + PRSTS));
157 ps->gen_pmcon1 = read32((void *)(pmc_bar0 + GEN_PMCON1));
158 ps->gen_pmcon2 = read32((void *)(pmc_bar0 + GEN_PMCON2));
159 ps->gen_pmcon3 = read32((void *)(pmc_bar0 + GEN_PMCON3));
Duncan Lauriea673d1c2016-09-19 12:02:54 -0700160
Subrata Banik7bc4dc52018-05-17 18:40:32 +0530161 printk(BIOS_DEBUG, "prsts: %08x\n",
162 ps->prsts);
163 printk(BIOS_DEBUG, "tco_sts: %04x %04x\n",
164 ps->tco1_sts, ps->tco2_sts);
Shaunak Saha93cdc8b2017-04-18 15:42:09 -0700165 printk(BIOS_DEBUG,
166 "gen_pmcon1: %08x gen_pmcon2: %08x gen_pmcon3: %08x\n",
167 ps->gen_pmcon1, ps->gen_pmcon2, ps->gen_pmcon3);
Duncan Lauriea673d1c2016-09-19 12:02:54 -0700168}
Andrey Petrov3b637532016-11-30 17:39:16 -0800169
Hannah Williamscdecc0d2018-01-04 11:57:14 -0800170/* Return 0, 3, or 5 to indicate the previous sleep state. */
171int soc_prev_sleep_state(const struct chipset_power_state *ps,
172 int prev_sleep_state)
173{
174 /* WAK_STS bit will not be set when waking from G3 state */
175
176 if (!(ps->pm1_sts & WAK_STS) && (ps->gen_pmcon1 & COLD_BOOT_STS))
177 prev_sleep_state = ACPI_S5;
178 return prev_sleep_state;
179}
180
Aaron Durbin3118b622017-09-15 11:48:53 -0600181static int rtc_failed(uint32_t gen_pmcon1)
182{
183 return !!(gen_pmcon1 & RPS);
184}
185
186int soc_get_rtc_failed(void)
187{
Kyösti Mälkki27872372021-01-21 16:05:26 +0200188 const struct chipset_power_state *ps;
Aaron Durbin3118b622017-09-15 11:48:53 -0600189
Kyösti Mälkki27872372021-01-21 16:05:26 +0200190 if (acpi_pm_state_for_rtc(&ps) < 0)
Aaron Durbin3118b622017-09-15 11:48:53 -0600191 return 1;
Aaron Durbin3118b622017-09-15 11:48:53 -0600192
193 return rtc_failed(ps->gen_pmcon1);
194}
Aaron Durbin0990fbf2017-09-15 15:23:04 -0600195
196int vbnv_cmos_failed(void)
197{
Furquan Shaikh9d079102018-02-02 15:11:29 -0800198 uintptr_t pmc_bar = read_pmc_mmio_bar();
199 uint32_t gen_pmcon1 = read32((void *)(pmc_bar + GEN_PMCON1));
200 int rtc_failure = rtc_failed(gen_pmcon1);
201
202 if (rtc_failure) {
203 printk(BIOS_INFO, "RTC failed!\n");
204
205 /* We do not want to write 1 to clear-1 bits. Set them to 0. */
206 gen_pmcon1 &= ~GEN_PMCON1_CLR1_BITS;
207
208 /* RPS is write 0 to clear. */
209 gen_pmcon1 &= ~RPS;
210
211 write32((void *)(pmc_bar + GEN_PMCON1), gen_pmcon1);
212 }
213
214 return rtc_failure;
Aaron Durbin0990fbf2017-09-15 15:23:04 -0600215}
Eugene Myersebc84232020-01-21 16:46:16 -0500216
217/* STM Support */
218uint16_t get_pmbase(void)
219{
220 return (uint16_t) ACPI_BASE_ADDRESS;
221}