blob: f4745531fb70a9956253163a991305151a979f42 [file] [log] [blame]
Patrick Georgiac959032020-05-05 22:49:26 +02001/* SPDX-License-Identifier: GPL-2.0-or-later */
Hannah Williams01bc8972016-02-04 20:13:34 -08002
Alexandru Gagniuca6339802016-04-05 12:40:24 -07003#define __SIMPLE_DEVICE__
4
Furquan Shaikh76cedd22020-05-02 10:24:23 -07005#include <acpi/acpi.h>
Kyösti Mälkki27872372021-01-21 16:05:26 +02006#include <acpi/acpi_pm.h>
Hannah Williams01bc8972016-02-04 20:13:34 -08007#include <arch/io.h>
Kyösti Mälkki13f66502019-03-03 08:01:05 +02008#include <device/mmio.h>
Hannah Williams01bc8972016-02-04 20:13:34 -08009#include <console/console.h>
Shaunak Saha93cdc8b2017-04-18 15:42:09 -070010#include <device/device.h>
11#include <device/pci.h>
Hannah Williams01bc8972016-02-04 20:13:34 -080012#include <device/pci_def.h>
Barnali Sarkar66fe0c42017-05-23 18:17:14 +053013#include <intelblocks/msr.h>
Shaunak Saha93cdc8b2017-04-18 15:42:09 -070014#include <intelblocks/pmclib.h>
Aaron Durbin3118b622017-09-15 11:48:53 -060015#include <intelblocks/rtc.h>
Subrata Banik7bc4dc52018-05-17 18:40:32 +053016#include <intelblocks/tco.h>
Hannah Williams01bc8972016-02-04 20:13:34 -080017#include <soc/iomap.h>
Andrey Petrov3b637532016-11-30 17:39:16 -080018#include <soc/cpu.h>
Alexandru Gagniuca6339802016-04-05 12:40:24 -070019#include <soc/pci_devs.h>
Hannah Williams01bc8972016-02-04 20:13:34 -080020#include <soc/pm.h>
Subrata Banik7bc4dc52018-05-17 18:40:32 +053021#include <soc/smbus.h>
Philipp Deppenwiesefea24292017-10-17 17:02:29 +020022#include <security/vboot/vbnv.h>
Elyes HAOUASadd76f92019-03-21 09:55:49 +010023
Duncan Lauriea673d1c2016-09-19 12:02:54 -070024#include "chip.h"
Hannah Williams01bc8972016-02-04 20:13:34 -080025
Subrata Banik480e7e52022-02-01 19:01:36 +053026uint8_t *pmc_mmio_regs(void)
Alexandru Gagniuca6339802016-04-05 12:40:24 -070027{
Subrata Banik480e7e52022-02-01 19:01:36 +053028 return (void *)(uintptr_t)PCH_PWRM_BASE_ADDRESS;
Alexandru Gagniuca6339802016-04-05 12:40:24 -070029}
Hannah Williams01bc8972016-02-04 20:13:34 -080030
Shaunak Saha93cdc8b2017-04-18 15:42:09 -070031uintptr_t soc_read_pmc_base(void)
Shaunak Saha9a0c9ac2016-06-27 23:00:15 -070032{
Subrata Banik480e7e52022-02-01 19:01:36 +053033 return (uintptr_t)pmc_mmio_regs();
Shaunak Saha9a0c9ac2016-06-27 23:00:15 -070034}
35
Michael Niewöhnerb4d960b2019-11-02 12:14:06 +010036uint32_t *soc_pmc_etr_addr(void)
37{
38 return (uint32_t *)(soc_read_pmc_base() + ETR);
39}
40
Shaunak Saha93cdc8b2017-04-18 15:42:09 -070041const char *const *soc_smi_sts_array(size_t *a)
Hannah Williams01bc8972016-02-04 20:13:34 -080042{
Shaunak Saha93cdc8b2017-04-18 15:42:09 -070043 static const char *const smi_sts_bits[] = {
Subrata Banik4ab7ef92020-02-20 11:53:04 +053044 [BIOS_STS_BIT] = "BIOS",
45 [LEGACY_USB_STS_BIT] = "LEGACY USB",
46 [SMI_ON_SLP_EN_STS_BIT] = "SLP_SMI",
47 [APM_STS_BIT] = "APM",
48 [SWSMI_TMR_STS_BIT] = "SWSMI_TMR",
49 [PM1_STS_BIT] = "PM1",
Angel Pons81e92632021-02-19 16:02:45 +010050 [GPE0_STS_BIT] = "GPE0 (reserved)",
Subrata Banik4ab7ef92020-02-20 11:53:04 +053051 [GPIO_STS_BIT] = "GPIO_SMI",
52 [GPIO_UNLOCK_SMI_STS_BIT] = "GPIO_UNLOCK_SSMI",
53 [MC_SMI_STS_BIT] = "MCSMI",
54 [TCO_STS_BIT] = "TCO",
55 [PERIODIC_STS_BIT] = "PERIODIC",
56 [SERIRQ_SMI_STS_BIT] = "SERIRQ",
57 [SMBUS_SMI_STS_BIT] = "SMBUS_SMI",
58 [XHCI_SMI_STS_BIT] = "XHCI",
59 [SCS_SMI_STS_BIT] = "HOST_SMBUS",
60 [SCS_SMI_STS_BIT] = "SCS",
61 [PCI_EXP_SMI_STS_BIT] = "PCI_EXP_SMI",
62 [SCC2_SMI_STS_BIT] = "SCC2",
63 [SPI_SSMI_STS_BIT] = "SPI_SSMI",
64 [SPI_SMI_STS_BIT] = "SPI",
65 [PMC_OCP_SMI_STS_BIT] = "OCP_CSE",
Hannah Williams01bc8972016-02-04 20:13:34 -080066 };
67
Shaunak Saha93cdc8b2017-04-18 15:42:09 -070068 *a = ARRAY_SIZE(smi_sts_bits);
69 return smi_sts_bits;
Hannah Williams01bc8972016-02-04 20:13:34 -080070}
71
Shaunak Saha93cdc8b2017-04-18 15:42:09 -070072/*
73 * For APL/GLK this check for power button status if nothing else
74 * is indicating an SMI and SMIs aren't turned into SCIs.
75 * Apparently, there is no PM1 status bit in the SMI status
76 * register. That makes things difficult for
77 * determining if the power button caused an SMI.
78 */
79uint32_t soc_get_smi_status(uint32_t generic_sts)
Hannah Williams01bc8972016-02-04 20:13:34 -080080{
Furquan Shaikh43810d92017-10-16 22:22:46 -070081 if (generic_sts == 0 && !(pmc_read_pm1_control() & SCI_EN)) {
Barnali Sarkar9e55ff62017-06-05 20:01:14 +053082 uint16_t pm1_sts = inw(ACPI_BASE_ADDRESS + PM1_STS);
Aaron Durbina554b712016-06-10 18:04:21 -050083
84 /* Fake PM1 status bit if power button pressed. */
85 if (pm1_sts & PWRBTN_STS)
Subrata Banik4ab7ef92020-02-20 11:53:04 +053086 generic_sts |= (1 << PM1_STS_BIT);
Aaron Durbina554b712016-06-10 18:04:21 -050087 }
88
Angel Pons81e92632021-02-19 16:02:45 +010089 /*
90 * GPE0_STS is reserved in APL/GLK datasheets. For compatibility
91 * with common code, mask it out so that it is always zero.
92 */
93 return generic_sts & ~(1 << GPE0_STS_BIT);
Hannah Williams01bc8972016-02-04 20:13:34 -080094}
95
Shaunak Saha93cdc8b2017-04-18 15:42:09 -070096const char *const *soc_tco_sts_array(size_t *a)
Hannah Williams01bc8972016-02-04 20:13:34 -080097{
Shaunak Saha93cdc8b2017-04-18 15:42:09 -070098 static const char *const tco_sts_bits[] = {
Hannah Williams01bc8972016-02-04 20:13:34 -080099 [3] = "TIMEOUT",
100 [17] = "SECOND_TO",
101 };
102
Shaunak Saha93cdc8b2017-04-18 15:42:09 -0700103 *a = ARRAY_SIZE(tco_sts_bits);
104 return tco_sts_bits;
Hannah Williams01bc8972016-02-04 20:13:34 -0800105}
106
Furquan Shaikhc4e652f2017-10-11 14:44:29 -0700107const char *const *soc_std_gpe_sts_array(size_t *a)
Hannah Williams01bc8972016-02-04 20:13:34 -0800108{
Shaunak Saha93cdc8b2017-04-18 15:42:09 -0700109 static const char *const gpe_sts_bits[] = {
Hannah Williams01bc8972016-02-04 20:13:34 -0800110 [0] = "PCIE_SCI",
111 [2] = "SWGPE",
112 [3] = "PCIE_WAKE0",
113 [4] = "PUNIT",
114 [6] = "PCIE_WAKE1",
115 [7] = "PCIE_WAKE2",
116 [8] = "PCIE_WAKE3",
117 [9] = "PCI_EXP",
118 [10] = "BATLOW",
119 [11] = "CSE_PME",
120 [12] = "XDCI_PME",
121 [13] = "XHCI_PME",
122 [14] = "AVS_PME",
123 [15] = "GPIO_TIER1_SCI",
124 [16] = "SMB_WAK",
125 [17] = "SATA_PME",
126 };
127
Shaunak Saha93cdc8b2017-04-18 15:42:09 -0700128 *a = ARRAY_SIZE(gpe_sts_bits);
129 return gpe_sts_bits;
Hannah Williams01bc8972016-02-04 20:13:34 -0800130}
131
Shaunak Saha93cdc8b2017-04-18 15:42:09 -0700132void soc_clear_pm_registers(uintptr_t pmc_bar)
Duncan Laurie2e790092016-09-19 12:05:49 -0700133{
Hannah Williams01bc8972016-02-04 20:13:34 -0800134 uint32_t gen_pmcon1;
135
Shaunak Saha93cdc8b2017-04-18 15:42:09 -0700136 gen_pmcon1 = read32((void *)(pmc_bar + GEN_PMCON1));
Hannah Williams01bc8972016-02-04 20:13:34 -0800137 /* Clear the status bits. The RPS field is cleared on a 0 write. */
Shaunak Saha93cdc8b2017-04-18 15:42:09 -0700138 write32((void *)(pmc_bar + GEN_PMCON1), gen_pmcon1 & ~RPS);
Hannah Williams01bc8972016-02-04 20:13:34 -0800139}
140
Furquan Shaikhc4e652f2017-10-11 14:44:29 -0700141void soc_get_gpi_gpe_configs(uint8_t *dw0, uint8_t *dw1, uint8_t *dw2)
Hannah Williams01bc8972016-02-04 20:13:34 -0800142{
Aaron Durbine4d7abc2017-04-16 22:05:36 -0500143 DEVTREE_CONST struct soc_intel_apollolake_config *config;
Duncan Lauriea673d1c2016-09-19 12:02:54 -0700144
Kyösti Mälkkid5f645c2019-09-28 00:20:27 +0300145 config = config_of_soc();
Duncan Lauriea673d1c2016-09-19 12:02:54 -0700146
Shaunak Saha93cdc8b2017-04-18 15:42:09 -0700147 /* Assign to out variable */
148 *dw0 = config->gpe0_dw1;
149 *dw1 = config->gpe0_dw2;
150 *dw2 = config->gpe0_dw3;
151}
Duncan Lauriea673d1c2016-09-19 12:02:54 -0700152
Shaunak Saha93cdc8b2017-04-18 15:42:09 -0700153void soc_fill_power_state(struct chipset_power_state *ps)
154{
Subrata Banik480e7e52022-02-01 19:01:36 +0530155 uintptr_t pmc_bar0 = soc_read_pmc_base();
Duncan Lauriea673d1c2016-09-19 12:02:54 -0700156
Subrata Banik7bc4dc52018-05-17 18:40:32 +0530157 ps->tco1_sts = tco_read_reg(TCO1_STS);
158 ps->tco2_sts = tco_read_reg(TCO2_STS);
159
Shaunak Saha93cdc8b2017-04-18 15:42:09 -0700160 ps->prsts = read32((void *)(pmc_bar0 + PRSTS));
161 ps->gen_pmcon1 = read32((void *)(pmc_bar0 + GEN_PMCON1));
162 ps->gen_pmcon2 = read32((void *)(pmc_bar0 + GEN_PMCON2));
163 ps->gen_pmcon3 = read32((void *)(pmc_bar0 + GEN_PMCON3));
Duncan Lauriea673d1c2016-09-19 12:02:54 -0700164
Subrata Banik7bc4dc52018-05-17 18:40:32 +0530165 printk(BIOS_DEBUG, "prsts: %08x\n",
166 ps->prsts);
167 printk(BIOS_DEBUG, "tco_sts: %04x %04x\n",
168 ps->tco1_sts, ps->tco2_sts);
Shaunak Saha93cdc8b2017-04-18 15:42:09 -0700169 printk(BIOS_DEBUG,
170 "gen_pmcon1: %08x gen_pmcon2: %08x gen_pmcon3: %08x\n",
171 ps->gen_pmcon1, ps->gen_pmcon2, ps->gen_pmcon3);
Duncan Lauriea673d1c2016-09-19 12:02:54 -0700172}
Andrey Petrov3b637532016-11-30 17:39:16 -0800173
Hannah Williamscdecc0d2018-01-04 11:57:14 -0800174/* Return 0, 3, or 5 to indicate the previous sleep state. */
175int soc_prev_sleep_state(const struct chipset_power_state *ps,
176 int prev_sleep_state)
177{
178 /* WAK_STS bit will not be set when waking from G3 state */
179
180 if (!(ps->pm1_sts & WAK_STS) && (ps->gen_pmcon1 & COLD_BOOT_STS))
181 prev_sleep_state = ACPI_S5;
182 return prev_sleep_state;
183}
184
Aaron Durbin3118b622017-09-15 11:48:53 -0600185static int rtc_failed(uint32_t gen_pmcon1)
186{
187 return !!(gen_pmcon1 & RPS);
188}
189
190int soc_get_rtc_failed(void)
191{
Kyösti Mälkki27872372021-01-21 16:05:26 +0200192 const struct chipset_power_state *ps;
Aaron Durbin3118b622017-09-15 11:48:53 -0600193
Fabio Aiutofdcf6982022-09-11 12:25:13 +0200194 if (acpi_fetch_pm_state(&ps, PS_CLAIMER_RTC) < 0)
Aaron Durbin3118b622017-09-15 11:48:53 -0600195 return 1;
Aaron Durbin3118b622017-09-15 11:48:53 -0600196
197 return rtc_failed(ps->gen_pmcon1);
198}
Aaron Durbin0990fbf2017-09-15 15:23:04 -0600199
200int vbnv_cmos_failed(void)
201{
Subrata Banik480e7e52022-02-01 19:01:36 +0530202 uintptr_t pmc_bar = soc_read_pmc_base();
Furquan Shaikh9d079102018-02-02 15:11:29 -0800203 uint32_t gen_pmcon1 = read32((void *)(pmc_bar + GEN_PMCON1));
204 int rtc_failure = rtc_failed(gen_pmcon1);
205
206 if (rtc_failure) {
207 printk(BIOS_INFO, "RTC failed!\n");
208
209 /* We do not want to write 1 to clear-1 bits. Set them to 0. */
210 gen_pmcon1 &= ~GEN_PMCON1_CLR1_BITS;
211
212 /* RPS is write 0 to clear. */
213 gen_pmcon1 &= ~RPS;
214
215 write32((void *)(pmc_bar + GEN_PMCON1), gen_pmcon1);
216 }
217
218 return rtc_failure;
Aaron Durbin0990fbf2017-09-15 15:23:04 -0600219}
Eugene Myersebc84232020-01-21 16:46:16 -0500220
221/* STM Support */
222uint16_t get_pmbase(void)
223{
224 return (uint16_t) ACPI_BASE_ADDRESS;
225}
Angel Pons505e3832021-04-17 13:02:37 +0200226
227void pmc_soc_set_afterg3_en(const bool on)
228{
Angel Ponsf585c6e2021-06-25 10:09:35 +0200229 const uintptr_t gen_pmcon1 = soc_read_pmc_base() + GEN_PMCON1;
Angel Pons505e3832021-04-17 13:02:37 +0200230 uint32_t reg32;
231
Angel Ponsf585c6e2021-06-25 10:09:35 +0200232 reg32 = read32p(gen_pmcon1);
Angel Pons505e3832021-04-17 13:02:37 +0200233 if (on)
234 reg32 &= ~SLEEP_AFTER_POWER_FAIL;
235 else
236 reg32 |= SLEEP_AFTER_POWER_FAIL;
Angel Ponsf585c6e2021-06-25 10:09:35 +0200237 write32p(gen_pmcon1, reg32);
Angel Pons505e3832021-04-17 13:02:37 +0200238}