blob: 7e04869578d2d3a8964a9c64862b1634303d386f [file] [log] [blame]
Eric Lai5c027792022-05-23 16:21:36 +08001/* SPDX-License-Identifier: GPL-2.0-or-later */
2
Kevin Chowski34aa6392022-08-17 14:55:49 -06003/* This header block is used to supply information to arbitrage, a
4 * google-internal tool. Updating it incorrectly will lead to issues,
5 * so please don't update it unless a change is specifically required.
6 * BaseID: 3EC4CE58201758F4
7 * Overrides: c826ba419f06f9df9cded8e60633253ddc7b60ff
8 */
9
Eric Lai5c027792022-05-23 16:21:36 +080010#include <baseboard/gpio.h>
11#include <baseboard/variants.h>
12#include <soc/gpio.h>
Tarun Tuli646802c2022-07-20 12:35:37 -040013#include <console/console.h>
14#include <boardid.h>
Eric Lai5c027792022-05-23 16:21:36 +080015
16/* Pad configuration in ramstage */
Subrata Banik8ca7d262022-12-01 17:26:35 +053017static const struct pad_config gpio_table[] = {
Tarun Tuli646802c2022-07-20 12:35:37 -040018 /* GPP_A00 : GPP_A00 ==> ESPI_SOC_IO0_R configured on reset, do not touch */
19 /* GPP_A01 : GPP_A01 ==> ESPI_SOC_IO1_R configured on reset, do not touch */
20 /* GPP_A02 : GPP_A02 ==> ESPI_SOC_IO2_R configured on reset, do not touch */
21 /* GPP_A03 : GPP_A03 ==> ESPI_SOC_IO3_R configured on reset, do not touch */
22 /* GPP_A04 : GPP_A04 ==> ESPI_SOC_CS0_L configured on reset, do not touch */
23 /* GPP_A05 : GPP_A05 ==> ESPI_SOC_CLK_R configured on reset, do not touch */
24 /* GPP_A06 : GPP_A06 ==> ESPI_SOC_RESET_L configured on reset, do not touch */
25 /* GPP_A11 : [] ==> EN_UCAM_SENR_PWR */
26 PAD_CFG_GPO(GPP_A11, 0, DEEP),
27 /* GPP_A12 : [] ==> EN_UCAM_PWR */
28 PAD_CFG_GPO(GPP_A12, 0, DEEP),
29 /* GPP_A13 : [] ==> SD_PE_LS_PRSNT_L */
30 PAD_CFG_GPI_LOCK(GPP_A13, NONE, LOCK_CONFIG),
31 /* GPP_A14 : [] ==> WWAN_RF_DISABLE_ODL */
32 PAD_CFG_GPO(GPP_A14, 1, DEEP),
33 /* GPP_A15 : [] ==> WWAN_RST_L */
34 PAD_CFG_GPO(GPP_A15, 1, DEEP),
35 /* GPP_A16 : GPP_A16 ==> ESPI_SOC_ALERT_L configured on reset, do not touch */
36 /* GPP_A17 : [] ==> EC_SOC_INT_ODL */
Tarun Tulida70cb52022-08-29 15:43:21 -040037 PAD_CFG_GPI_APIC_LOCK(GPP_A17, NONE, LEVEL, INVERT, LOCK_CONFIG),
38
Tarun Tuli646802c2022-07-20 12:35:37 -040039 /* GPP_A18 : [] ==> CAM_PSW_L */
40 PAD_CFG_GPI_INT_LOCK(GPP_A18, NONE, EDGE_BOTH, LOCK_CONFIG),
41 /* GPP_A19 : [] ==> EN_PP3300_SSD */
42 PAD_CFG_GPO(GPP_A19, 1, DEEP),
43 /* GPP_A20 : [] ==> SSD_PERST_L */
44 PAD_CFG_GPO_LOCK(GPP_A20, 1, LOCK_CONFIG),
45 /* GPP_A21 : [] ==> WWAN_CONFIG2 */
46 PAD_CFG_GPI(GPP_A21, NONE, DEEP),
47
48 /* GPP_B00 : [] ==> TCHPAD_INT_ODL_LS */
49 PAD_CFG_GPI_IRQ_WAKE_LOCK(GPP_B00, NONE, LEVEL, INVERT, LOCK_CONFIG),
50 /* GPP_B01 : [] ==> BT_DISABLE_L */
51 PAD_CFG_GPO(GPP_B01, 1, DEEP),
52 /* GPP_B02 : net NC is not present in the given design */
53 PAD_NC(GPP_B02, NONE),
54 /* GPP_B03 : net NC is not present in the given design */
55 PAD_NC(GPP_B03, NONE),
56 /* GPP_B04 : GPP_B04_STRAP ==> Component NC */
57 PAD_NC(GPP_B04, NONE),
Tarun Tuli14bed612022-09-08 12:37:57 -040058 /* GPP_B05 : [] ==> SPKR_INT_L_R */
59 PAD_CFG_GPI(GPP_B05, NONE, DEEP),
60 /* GPP_B06 : [] ==> HP_INT_L_R */
Tarun Tuli646802c2022-07-20 12:35:37 -040061 PAD_CFG_GPI_INT(GPP_B06, NONE, PLTRST, EDGE_BOTH),
Tarun Tuli14bed612022-09-08 12:37:57 -040062 /* GPP_B07 : [] ==> RST_HP_L */
63 PAD_CFG_GPO(GPP_B07, 1, DEEP),
Tarun Tuli646802c2022-07-20 12:35:37 -040064 /* GPP_B08 : net NC is not present in the given design */
65 PAD_NC(GPP_B08, NONE),
66 /* GPP_B09 : [] ==> EN_FCAM_PWR */
67 PAD_CFG_GPO(GPP_B09, 0, DEEP),
68 /* GPP_B10 : [] ==> WIFI_DISABLE_L */
69 PAD_CFG_GPO(GPP_B10, 1, DEEP),
70 /* GPP_B11 : [] ==> EN_FP_PWR */
71 PAD_CFG_GPO_LOCK(GPP_B11, 1, LOCK_CONFIG),
72 /* GPP_B12 : [] ==> SLP_SO_R_L */
73 PAD_CFG_NF(GPP_B12, NONE, DEEP, NF1),
74 /* GPP_B13 : [] ==> PLT_RST_L */
75 PAD_CFG_NF(GPP_B13, NONE, DEEP, NF1),
76 /* GPP_B14 : GPP_B14_STRAP ==> Component NC */
77 PAD_NC(GPP_B14, NONE),
78 /* GPP_B15 : [] ==> USB_OC3# */
79 PAD_CFG_NF_LOCK(GPP_B15, NONE, NF1, LOCK_CONFIG),
Tarun Tuli14bed612022-09-08 12:37:57 -040080 /* GPP_B16 : [] ==> SOC_HDMI_HPD_L */
81 PAD_CFG_NF(GPP_B16, NONE, DEEP, NF2),
Tarun Tuli646802c2022-07-20 12:35:37 -040082 /* GPP_B17 : [] ==> EN_WWAN_PWR */
83 PAD_CFG_GPO(GPP_B17, 1, DEEP),
84 /* GPP_B18 : [] ==> SOC_I2C_TPM_SDA */
85 PAD_CFG_NF_LOCK(GPP_B18, NONE, NF2, LOCK_CONFIG),
86 /* GPP_B19 : [] ==> SOC_I2C_TPM_SCL */
87 PAD_CFG_NF_LOCK(GPP_B19, NONE, NF2, LOCK_CONFIG),
88 /* GPP_B20 : [] ==> SOC_I2C_MISC_SDA */
89 PAD_CFG_NF_LOCK(GPP_B20, NONE, NF2, LOCK_CONFIG),
90 /* GPP_B21 : [] ==> SOC_I2C_MISC_SCL */
91 PAD_CFG_NF_LOCK(GPP_B21, NONE, NF2, LOCK_CONFIG),
92 /* GPP_B22 : [] ==> USB4_RT_FORCE_PWR */
93 PAD_CFG_GPO(GPP_B22, 0, DEEP),
94 /* GPP_B23 : [] ==> WWAN_CONFIG0 */
95 PAD_CFG_GPI_LOCK(GPP_B23, NONE, LOCK_CONFIG),
96
97 /* GPP_C00 : [] ==> EN_PP3300_TCHSCR */
Subrata Banike8097f72022-09-15 00:17:20 -070098 PAD_CFG_GPO(GPP_C00, 0, DEEP),
Tarun Tuli646802c2022-07-20 12:35:37 -040099 /* GPP_C01 : [] ==> USI_RST_L */
100 PAD_CFG_GPO(GPP_C01, 0, DEEP),
Subrata Banikbc6a3052022-12-14 14:52:31 +0530101 /* GPP_C02 : SOC_TCHSCR_SPI_INT_STRAP ==> Component NC */
Tarun Tuli646802c2022-07-20 12:35:37 -0400102 PAD_NC(GPP_C02, NONE),
103 /* GPP_C03 : [] ==> EN_WCAM_SENR_PWR */
104 PAD_CFG_GPO_LOCK(GPP_C03, 0, LOCK_CONFIG),
105 /* GPP_C04 : [] ==> EN_WCAM_PWR */
106 PAD_CFG_GPO_LOCK(GPP_C04, 0, LOCK_CONFIG),
107 /* GPP_C05 : [] ==> WWAN_PERST_L_STRAP */
Ivy Jian66757b12022-09-05 11:30:48 +0800108 PAD_CFG_GPO(GPP_C05, 1, PLTRST),
Subrata Banikbc6a3052022-12-14 14:52:31 +0530109 /* GPP_C06 : [] ==> SOC_TCHSCR_RPT_EN */
Subrata Banike8097f72022-09-15 00:17:20 -0700110 /*
111 * FIXME: Remove this code after resolving b/247029304.
112 *
113 * ELAN6918 Power Sequencing seems not perfectly matching
114 * with the previous platforms and setting GPP_C06 to high prior
115 * to the power sequencing is actually makes it work.
116 *
117 * Ideally Power Sequencing should be as below for ELAN6918 (in ACPI)
118 * `POWER enabled -> RESET deasserted -> Report EN enabled`
119 *
120 * But below sequence is only working currently:
121 * `Report EN enabled (ramstage) -> POWER enabled (ACPI) -> RESET deasserted (ACPI)`
122 */
123 PAD_CFG_GPO(GPP_C06, 1, DEEP),
Subrata Banikbc6a3052022-12-14 14:52:31 +0530124 /* GPP_C07 : [] ==> SOC_TCHSCR_INT */
Tarun Tuli646802c2022-07-20 12:35:37 -0400125 PAD_CFG_GPI_APIC(GPP_C07, NONE, PLTRST, LEVEL, NONE),
Tarun Tuli14bed612022-09-08 12:37:57 -0400126 /* GPP_C08 : [] ==> SOCHOT_ODL */
127 PAD_CFG_NF(GPP_C08, NONE, DEEP, NF2),
Tarun Tuli646802c2022-07-20 12:35:37 -0400128 /* GPP_C09 : net NC is not present in the given design */
129 PAD_NC(GPP_C09, NONE),
130 /* GPP_C10 : net NC is not present in the given design */
131 PAD_NC(GPP_C10, NONE),
132 /* GPP_C11 : [] ==> SD_CLKREQ_ODL */
133 PAD_CFG_NF(GPP_C11, NONE, DEEP, NF1),
134 /* GPP_C12 : [] ==> WWAN_CLKREQ_ODL */
135 PAD_CFG_NF(GPP_C12, NONE, DEEP, NF1),
136 /* GPP_C13 : [] ==> SSD_CLKREQ_ODL */
137 PAD_CFG_NF(GPP_C13, NONE, DEEP, NF1),
Subrata Banik7c55aab2022-12-22 17:22:40 +0530138 /* GPP_C15 : [] ==> WWAN_DPR_SAR_ODL */
139 PAD_CFG_GPO(GPP_C15, 1, DEEP),
Tarun Tuli646802c2022-07-20 12:35:37 -0400140 /* GPP_C16 : [] ==> USB_C0_LSX_TX */
141 PAD_CFG_NF(GPP_C16, NONE, DEEP, NF1),
142 /* GPP_C17 : [] ==> USB_C0_LSX_RX */
143 PAD_CFG_NF(GPP_C17, NONE, DEEP, NF1),
144 /* GPP_C18 : [] ==> USB_C0_AUX_DC_P */
145 PAD_CFG_NF(GPP_C18, NONE, DEEP, NF6),
146 /* GPP_C19 : [] ==> USB_C0_AUX_DC_N */
147 PAD_CFG_NF(GPP_C19, NONE, DEEP, NF6),
148 /* GPP_C20 : [] ==> USB_C1_LSX_TX */
149 PAD_CFG_NF(GPP_C20, NONE, DEEP, NF1),
150 /* GPP_C21 : [] ==> USB_C1_LSX_RX */
151 PAD_CFG_NF(GPP_C21, NONE, DEEP, NF1),
152 /* GPP_C22 : [] ==> SOC_FP_BOOT0 */
153 PAD_CFG_GPO_LOCK(GPP_C22, 0, LOCK_CONFIG),
154 /* GPP_C23 : [] ==> FP_RST_ODL */
155 PAD_CFG_GPO_LOCK(GPP_C23, 1, LOCK_CONFIG),
156
157 /* GPP_D00 : WCAM_MCLK_R */
158 PAD_CFG_NF(GPP_D00, NONE, DEEP, NF1),
159 /* GPP_D01 : [] ==> SD_PE_WAKE_ODL */
160 PAD_CFG_GPI_LOCK(GPP_D01, NONE, LOCK_CONFIG),
161 /* GPP_D02 : [] ==> SD_PERST_L */
162 PAD_CFG_GPO_LOCK(GPP_D02, 1, LOCK_CONFIG),
163 /* GPP_D03 : [] ==> EN_PP3300_SD */
164 PAD_CFG_GPO_LOCK(GPP_D03, 1, LOCK_CONFIG),
165 /* GPP_D04 : [] ==> EN_SPKR */
166 PAD_CFG_GPO(GPP_D04, 1, DEEP),
167 /* GPP_D05 : net NC. Test pad. */
168 PAD_NC(GPP_D05, NONE),
169 /* GPP_D06 : net NC. Test pad.*/
170 PAD_NC(GPP_D06, NONE),
Subrata Banik9a97df32022-12-22 16:32:41 +0530171 /* GPP_D07 : [] ==> FPMCU_UWB_MUX_SEL */
172 PAD_CFG_GPO_LOCK(GPP_D07, 1, LOCK_CONFIG),
Tarun Tuli646802c2022-07-20 12:35:37 -0400173 /* GPP_D08 : net NC. Test pad. */
174 PAD_NC(GPP_D08, NONE),
175 /* GPP_D09 : [] ==> I2S_MCLK_R */
176 PAD_CFG_NF(GPP_D09, NONE, DEEP, NF2),
177 /* GPP_D10 : [] ==> I2S_SPKR_SCLK_R */
178 PAD_CFG_NF(GPP_D10, NONE, DEEP, NF2),
179 /* GPP_D11 : [] ==> I2S_SPKR_SFRM_R */
180 PAD_CFG_NF(GPP_D11, NONE, DEEP, NF2),
181 /* GPP_D12 : [] ==> I2S_SOC_TX_SPKR_RX_R_STRAP */
182 PAD_CFG_NF(GPP_D12, DN_20K, DEEP, NF2),
183 /* GPP_D13 : [] ==> I2S_SOC_RX_SPKR_TX */
184 PAD_CFG_NF(GPP_D13, NONE, DEEP, NF2),
185 /* GPP_D14 : [] ==> I2S_HP_SCLK_R */
186 PAD_CFG_NF(GPP_D14, NONE, DEEP, NF2),
187 /* GPP_D15 : [] ==> I2S_HP_SFRM_R */
188 PAD_CFG_NF(GPP_D15, NONE, DEEP, NF2),
189 /* GPP_D16 : [] ==> I2S_SOC_TX_HP_RX_R */
190 PAD_CFG_NF(GPP_D16, NONE, DEEP, NF2),
191 /* GPP_D17 : [] ==> I2S_SOC_RX_HP_TX */
192 PAD_CFG_NF(GPP_D17, NONE, DEEP, NF2),
193 /* GPP_D18 : net NC is not present in the given design */
194 PAD_NC(GPP_D18, NONE),
195 /* GPP_D19 : net NC is not present in the given design */
196 PAD_NC(GPP_D19, NONE),
197 /* GPP_D20 : net NC is not present in the given design */
198 PAD_NC(GPP_D20, NONE),
199 /* GPP_D21 : [] ==> WLAN_CLKREQ_ODLl */
200 PAD_CFG_NF(GPP_D21, NONE, DEEP, NF2),
201 /* GPP_D22 : net NC is not present in the given design */
202 PAD_NC(GPP_D22, NONE),
203 /* GPP_D23 : net NC is not present in the given design */
204 PAD_NC(GPP_D23, NONE),
205
206 /* GPP_E00 : [] ==> SAR1_INT_L */
207 PAD_CFG_GPI_APIC(GPP_E00, NONE, PLTRST, LEVEL, NONE),
208 /* GPP_E01 : MEM_STRAP_2 ==> Component NC */
209 PAD_CFG_GPI_LOCK(GPP_E01, NONE, LOCK_CONFIG),
210 /* GPP_E02 : MEM_STRAP_1 ==> Component NC */
211 PAD_CFG_GPI_LOCK(GPP_E02, NONE, LOCK_CONFIG),
212 /* GPP_E03 : [] ==> GSC_SOC_INT_ODL */
213 PAD_CFG_GPI_APIC_LOCK(GPP_E03, NONE, LEVEL, INVERT, LOCK_CONFIG),
214 /* GPP_E04 : [] ==> HPS_INT_L */
215 PAD_CFG_GPI_IRQ_WAKE(GPP_E04, NONE, PLTRST, LEVEL, NONE),
216 /* GPP_E05 : [] ==> USB_A0_RT_RST_ODL */
217 PAD_CFG_GPO(GPP_E05, 1, DEEP),
218 /* GPP_E06 : GPP_E06_STRAP ==> Component NC */
219 PAD_NC(GPP_E06, NONE),
220 /* GPP_E07 : [] ==> WWAN_FCPO_L */
221 PAD_CFG_GPO(GPP_E07, 1, DEEP),
222 /* GPP_E08 : [] ==> SAR2_INT_L */
223 PAD_CFG_GPI_APIC_LOCK(GPP_E08, NONE, LEVEL, NONE, LOCK_CONFIG),
224 /* GPP_E09 : No heuristic was found useful */
225 PAD_CFG_NF_LOCK(GPP_E09, NONE, NF1, LOCK_CONFIG),
Tarun Tuli14bed612022-09-08 12:37:57 -0400226 /* GPP_E10 : [] ==> SOC_FPMCU_INT_L */
227 PAD_CFG_GPI_IRQ_WAKE_LOCK(GPP_E10, NONE, LEVEL, INVERT, LOCK_CONFIG),
Tarun Tuli646802c2022-07-20 12:35:37 -0400228 /* GPP_E11 : [] ==> MEM_STRAP_0 */
229 PAD_CFG_GPI_LOCK(GPP_E11, NONE, LOCK_CONFIG),
230 /* GPP_E12 : [] ==> MEM_STRAP_3 */
231 PAD_CFG_GPI_LOCK(GPP_E12, NONE, LOCK_CONFIG),
232 /* GPP_E13 : [] ==> MEM_CH_SEL */
233 PAD_CFG_GPI_LOCK(GPP_E13, NONE, LOCK_CONFIG),
234 /* GPP_E14 : [] ==> SOC_EDP_HPD_L */
235 PAD_CFG_NF(GPP_E14, NONE, DEEP, NF1),
236 /* GPP_E15 : net NC is not present in the given design */
237 PAD_NC(GPP_E15, NONE),
238 /* GPP_E16 : net NC. Test pad. */
239 PAD_NC(GPP_E16, NONE),
240 /* GPP_E17 : [] ==> EN_HPS_PWR */
241 PAD_CFG_GPO(GPP_E17, 1, DEEP),
Kapil Porwal0f150302022-12-07 13:53:43 +0530242 /* GPP_E22 : [] ==> EN_PP3300_WLAN */
243 PAD_CFG_GPO(GPP_E22, 1, DEEP),
Tarun Tuli646802c2022-07-20 12:35:37 -0400244
245 /* GPP_F00 : [] ==> CNV_BRI_DT_R */
246 PAD_CFG_NF(GPP_F00, NONE, DEEP, NF1),
247 /* GPP_F01 : [] ==> CNV_BRI_RSP */
248 PAD_CFG_NF(GPP_F01, UP_20K, DEEP, NF1),
249 /* GPP_F02 : [] ==> CNV_RGI_DT_Rl */
250 PAD_CFG_NF(GPP_F02, NONE, DEEP, NF1),
251 /* GPP_F03 : [] ==> CNV_RGI_RSP */
252 PAD_CFG_NF(GPP_F03, UP_20K, DEEP, NF1),
253 /* GPP_F04 : [] ==> CNV_RF_RST_L */
254 PAD_CFG_NF(GPP_F04, NONE, DEEP, NF1),
255 /* GPP_F05 : [] ==> CNV_CLKREQ */
256 PAD_CFG_NF(GPP_F05, NONE, DEEP, NF3),
257 /* GPP_F06 : [] ==> WWAN_WLAN_COEX3 */
258 PAD_CFG_NF(GPP_F06, NONE, DEEP, NF1),
259 /* GPP_F07 : [] ==> UCAM_MCLK_R */
260 PAD_CFG_GPO(GPP_F07, 0, DEEP),
261 /* GPP_F08 : [] ==> WLAN_PERST_L */
262 PAD_CFG_GPO(GPP_F08, 1, DEEP),
Kapil Porwal0f150302022-12-07 13:53:43 +0530263 /* GPP_F09 : [] ==> WLAN_PE_WAKE_ODL */
264 PAD_CFG_GPI_IRQ_WAKE(GPP_F09, NONE, PLTRST, LEVEL, INVERT),
Tarun Tuli646802c2022-07-20 12:35:37 -0400265 /* GPP_F10 : [] ==> WWAN_PCIE_WAKE_ODL */
266 PAD_CFG_GPI_IRQ_WAKE(GPP_F10, NONE, PLTRST, LEVEL, INVERT),
267 /* GPP_F11 : GSP1_SOC_CLK_R */
268 PAD_CFG_NF(GPP_F11, NONE, DEEP, NF5),
269 /* GPP_F12 : GSPI1_SOC_DO_FPMCU_DI_R */
270 PAD_CFG_NF(GPP_F12, NONE, DEEP, NF5),
271 /* GPP_F13 : GSPI1_SOC_DI_FPMCU_DO_LS */
272 PAD_CFG_NF(GPP_F13, NONE, DEEP, NF5),
273 /* GPP_F14 : GSPI_SOC_DO_TCHSCR_DI */
Tarun Tuli218fac12022-09-02 15:20:22 -0400274 PAD_CFG_NF(GPP_F14, NONE, DEEP, NF8),
Tarun Tuli646802c2022-07-20 12:35:37 -0400275 /* GPP_F15 : [] ==> GSPI_SOC_DI_TCHSCR_DO */
Tarun Tuli218fac12022-09-02 15:20:22 -0400276 PAD_CFG_NF(GPP_F15, NONE, DEEP, NF8),
Tarun Tuli646802c2022-07-20 12:35:37 -0400277 /* GPP_F16 : [] ==> GSPI_SOC_TCHSCR_CLK */
Tarun Tuli218fac12022-09-02 15:20:22 -0400278 PAD_CFG_NF(GPP_F16, NONE, DEEP, NF8),
Tarun Tuli646802c2022-07-20 12:35:37 -0400279 /* GPP_F17 : [] ==> GSPI1_SOC_CS_L */
280 PAD_CFG_NF(GPP_F17, NONE, DEEP, NF5),
281 /* GPP_F18 : [] ==> GSPI_SOC_TCHSCR_CS_L */
Tarun Tuli218fac12022-09-02 15:20:22 -0400282 PAD_CFG_NF(GPP_F18, NONE, DEEP, NF8),
Tarun Tuli646802c2022-07-20 12:35:37 -0400283 /* GPP_F19 : [] ==> GPP_F19_STRAP */
284 PAD_NC(GPP_F19, NONE),
285 /* GPP_F20 : [] ==> GPP_F20_STRAP */
286 PAD_NC(GPP_F20, NONE),
287 /* GPP_F21 : [] ==> GPP_F21_STRAP */
288 PAD_NC(GPP_F21, NONE),
289 /* GPP_F22 : net NC is not present in the given design */
290 PAD_NC(GPP_F22, NONE),
291 /* GPP_F23 : net NC is not present in the given design */
292 PAD_NC(GPP_F23, NONE),
293
294 /* GPP_H00 : GPP_H00_STRAP ==> Component NC */
295 PAD_NC(GPP_H00, NONE),
296 /* GPP_H01 : GPP_H01_STRAP ==> Component NC */
297 PAD_NC(GPP_H01, NONE),
298 /* GPP_H02 : GPP_H02_STRAP ==> Component NC */
299 PAD_NC(GPP_H02, NONE),
300 /* GPP_H04 : [] ==> WWAN_WLAN_COEX1 */
301 PAD_CFG_NF(GPP_H04, NONE, DEEP, NF2),
302 /* GPP_H05 : [] ==> WWAN_WLAN_COEX2 */
303 PAD_CFG_NF(GPP_H05, NONE, DEEP, NF2),
304 /* GPP_H06 : [] ==> SOC_I2C_TCHPAD_SDA */
305 PAD_CFG_NF_LOCK(GPP_H06, NONE, NF1, LOCK_CONFIG),
306 /* GPP_H07 : [] ==> SOC_I2C_TCHPAD_SCL */
307 PAD_CFG_NF_LOCK(GPP_H07, NONE, NF1, LOCK_CONFIG),
308 /* GPP_H08 : [] ==> UART_DBG_TX_SOC_RX_R */
Kapil Porwal75817302022-07-08 14:37:05 +0000309 PAD_CFG_NF(GPP_H08, NONE, DEEP, NF1),
Tarun Tuli646802c2022-07-20 12:35:37 -0400310 /* GPP_H09 : [] ==> UART_SOC_TX_DBG_RX_R */
Kapil Porwal75817302022-07-08 14:37:05 +0000311 PAD_CFG_NF(GPP_H09, NONE, DEEP, NF1),
Tarun Tuli646802c2022-07-20 12:35:37 -0400312 /* GPP_H10 : [] ==> SOC_WP_OD */
313 PAD_CFG_GPI_GPIO_DRIVER_LOCK(GPP_H10, NONE, LOCK_CONFIG),
314 /* GPP_H11 : net NC is not present in the given design */
315 PAD_NC(GPP_H11, NONE),
316 /* GPP_H13 : [] ==> CPU_C10_GATE_L */
317 PAD_CFG_NF(GPP_H13, NONE, DEEP, NF1),
318 /* GPP_H14 : [] ==> SLP_S0_GATE_R */
319 PAD_CFG_GPO(GPP_H14, 1, PLTRST),
320 /* GPP_H15 : net NC is not present in the given design */
321 PAD_NC(GPP_H15, NONE),
322 /* GPP_H16 : [] ==> DDIB_HDMI_CTRLCLK*/
323 PAD_CFG_NF(GPP_H16, NONE, DEEP, NF1),
324 /* GPP_H17 : [] ==> DDIB_HDMI_CTRLDATA */
325 PAD_CFG_NF(GPP_H17, NONE, DEEP, NF1),
326 /* GPP_H19 : [] ==> SOC_I2C_AUD_WFC_SDA */
327 PAD_CFG_NF(GPP_H19, NONE, DEEP, NF1),
328 /* GPP_H20 : [] ==> SOC_I2C_AUD_WFC_SCL */
329 PAD_CFG_NF(GPP_H20, NONE, DEEP, NF1),
330 /* GPP_H21 : [] ==> SOC_I2C_TCHSCR_SDA */
331 PAD_CFG_NF(GPP_H21, NONE, DEEP, NF1),
332 /* GPP_H22 : [] ==> SOC_I2C_TCHSCR_SCL */
333 PAD_CFG_NF(GPP_H22, NONE, DEEP, NF1),
334
335 /* GPP_S00 : [] ==> SDW_HP_CLK */
336 PAD_CFG_NF(GPP_S00, NONE, DEEP, NF1),
337 /* GPP_S01 : [] ==> SDW_HP_DATA */
338 PAD_CFG_NF(GPP_S01, NONE, DEEP, NF1),
339 /* GPP_S02 : [] ==> DMIC_SOC_CLK0_DB_RC */
340 PAD_CFG_NF(GPP_S02, NONE, DEEP, NF3),
341 /* GPP_S03 : [] ==> DMIC_SOC_DATA0_DB_R */
342 PAD_CFG_NF(GPP_S03, NONE, DEEP, NF3),
343 /* GPP_S04 : [] ==> SDW_SPKR_CLK */
344 PAD_CFG_NF(GPP_S04, NONE, DEEP, NF1),
345 /* GPP_S05 : [] ==> SDW_SPKR_DATA */
346 PAD_CFG_NF(GPP_S05, NONE, DEEP, NF1),
347 /* GPP_S06 : [] ==> DMIC_SOC_CLK1_DB_RC */
348 PAD_CFG_NF(GPP_S06, NONE, DEEP, NF3),
349 /* GPP_S07 : [] ==> DMIC_SOC_DATA1_DB */
350 PAD_CFG_NF(GPP_S07, NONE, DEEP, NF3),
351
352 /* GPP_V00 : [] ==> BATLOW_L */
353 PAD_CFG_NF(GPP_V00, NONE, DEEP, NF1),
354 /* GPP_V01 : [] ==> ACPRESENT */
355 PAD_CFG_NF(GPP_V01, NONE, DEEP, NF1),
356 /* GPP_V02 : [] ==> EC_SOC_WAKE_ODL */
357 PAD_CFG_NF(GPP_V02, NONE, DEEP, NF1),
358 /* GPP_V03 : [] ==> EC_SOC_PWR_BTN_ODL */
359 PAD_CFG_NF(GPP_V03, NONE, DEEP, NF1),
360 /* GPP_V04 : [] ==> SLP_S3_L */
361 PAD_CFG_NF(GPP_V04, NONE, DEEP, NF1),
362 /* GPP_V05 : [] ==> SLP_S4_L */
363 PAD_CFG_NF(GPP_V05, NONE, DEEP, NF1),
364 /* GPP_V06 : [] ==> SOC_SLP_A_L */
365 PAD_CFG_NF(GPP_V06, NONE, DEEP, NF1),
366 /* GPP_V08 : [] ==> SOC_SUSCLK */
367 PAD_CFG_NF(GPP_V08, NONE, DEEP, NF1),
368 /* GPP_V09 : [] ==> SOC_SLP_WLAN_L */
369 PAD_CFG_NF(GPP_V09, NONE, DEEP, NF1),
370 /* GPP_V10 : [] ==> SLP_S5_L */
371 PAD_CFG_NF(GPP_V10, NONE, DEEP, NF1),
372 /* GPP_V11 : [] ==> SOC_GPP_V11 testpoint*/
373 PAD_NC(GPP_V11, NONE),
374 /* GPP_V12 : [] ==> SOC_SLP_LAN_L */
375 PAD_CFG_NF(GPP_V12, NONE, DEEP, NF1),
376 /* GPP_V14 : [] ==> SOC_WAKE_L */
377 PAD_CFG_NF(GPP_V14, NONE, DEEP, NF1),
378 /* GPP_V22 : [] ==> WCAM_RST_L */
379 PAD_CFG_GPO(GPP_V22, 0, DEEP),
380 /* GPP_V23 : [] ==> UCAM_RST_L */
381 PAD_CFG_GPO(GPP_V23, 0, DEEP),
Eric Lai5c027792022-05-23 16:21:36 +0800382};
383
384/* Early pad configuration in bootblock */
Subrata Banik8ca7d262022-12-01 17:26:35 +0530385static const struct pad_config early_gpio_table[] = {
Ivy Jian66757b12022-09-05 11:30:48 +0800386 /* GPP_B17 : [] ==> EN_WWAN_PWR */
387 PAD_CFG_GPO(GPP_B17, 1, DEEP),
Tarun Tuli646802c2022-07-20 12:35:37 -0400388 /* GPP_B18 : [] ==> SOC_I2C_TPM_SDA */
389 PAD_CFG_NF(GPP_B18, NONE, DEEP, NF2),
390 /* GPP_B19 : [] ==> SOC_I2C_TPM_SCL */
391 PAD_CFG_NF(GPP_B19, NONE, DEEP, NF2),
Ivy Jian66757b12022-09-05 11:30:48 +0800392 /* GPP_C05 : [] ==> WWAN_PERST_L_STRAP (updated in ramstage) */
393 PAD_CFG_GPO(GPP_C05, 0, DEEP),
394 /* GPP_A15 : [] ==> WWAN_RST_L (updated in ramstage) */
395 PAD_CFG_GPO(GPP_A15, 0, DEEP),
Kapil Porwal2c822ab2022-08-24 12:53:44 +0000396 /* GPP_E03 : [] ==> GSC_SOC_INT_ODL */
397 PAD_CFG_GPI_APIC(GPP_E03, NONE, PLTRST, LEVEL, INVERT),
398
Ivy Jian66757b12022-09-05 11:30:48 +0800399 /* GPP_E07 : [] ==> WWAN_FCPO_L (updated in romstage) */
400 PAD_CFG_GPO(GPP_E07, 0, DEEP),
Tarun Tuli646802c2022-07-20 12:35:37 -0400401 /* GPP_H08 : [] ==> UART_DBG_TX_SOC_RX_R */
Kapil Porwal75817302022-07-08 14:37:05 +0000402 PAD_CFG_NF(GPP_H08, NONE, DEEP, NF1),
Tarun Tuli646802c2022-07-20 12:35:37 -0400403 /* GPP_H09 : [] ==> UART_SOC_TX_DBG_RX_R */
Kapil Porwal75817302022-07-08 14:37:05 +0000404 PAD_CFG_NF(GPP_H09, NONE, DEEP, NF1),
Tarun Tuli646802c2022-07-20 12:35:37 -0400405
406 /* GPP_D03 : [] ==> EN_PP3300_SD */
407 PAD_CFG_GPO(GPP_D03, 1, DEEP),
408
409 /* GPP_E13 : [] ==> MEM_CH_SEL */
410 PAD_CFG_GPI(GPP_E13, NONE, DEEP),
411
Tarun Tuli646802c2022-07-20 12:35:37 -0400412 /* GPP_A20 : [] ==> SSD_PERST_L */
413 PAD_CFG_GPO(GPP_A20, 0, DEEP),
414
415 /* GPP_H10 : [] ==> SOC_WP_OD */
416 PAD_CFG_GPI_GPIO_DRIVER_LOCK(GPP_H10, NONE, LOCK_CONFIG),
Eric Lai5c027792022-05-23 16:21:36 +0800417};
418
Subrata Banik8ca7d262022-12-01 17:26:35 +0530419static const struct pad_config romstage_gpio_table[] = {
Eran Mitranib4d71e12022-08-23 14:42:24 -0700420 /* GPP_B11 : [] ==> EN_FP_PWR */
421 PAD_CFG_GPO(GPP_B11, 0, DEEP),
422 /* A20 : [] ==> SSD_PERST_L */
Tarun Tuli646802c2022-07-20 12:35:37 -0400423 PAD_CFG_GPO(GPP_A20, 0, DEEP),
Eran Mitranib4d71e12022-08-23 14:42:24 -0700424 /* GPP_C23 : [] ==> FP_RST_ODL */
425 PAD_CFG_GPO(GPP_C23, 0, DEEP),
Ivy Jian66757b12022-09-05 11:30:48 +0800426 /* GPP_E07 : [] ==> WWAN_FCPO_L */
427 PAD_CFG_GPO(GPP_E07, 1, DEEP),
Subrata Banikcd6a4502022-11-28 17:51:49 +0530428 /* GPP_D02 : [] ==> SD_PERST_L */
429 PAD_CFG_GPO(GPP_D02, 1, DEEP),
Subrata Banik7c5a9c72022-07-06 08:58:21 +0000430};
431
432const struct pad_config *variant_gpio_table(size_t *num)
Eric Lai5c027792022-05-23 16:21:36 +0800433{
Subrata Banik8ca7d262022-12-01 17:26:35 +0530434 *num = ARRAY_SIZE(gpio_table);
435 return gpio_table;
Eric Lai5c027792022-05-23 16:21:36 +0800436}
437
Subrata Banik7c5a9c72022-07-06 08:58:21 +0000438const struct pad_config *variant_early_gpio_table(size_t *num)
Eric Lai5c027792022-05-23 16:21:36 +0800439{
Subrata Banik8ca7d262022-12-01 17:26:35 +0530440 *num = ARRAY_SIZE(early_gpio_table);
441 return early_gpio_table;
Eric Lai5c027792022-05-23 16:21:36 +0800442}
443
444/* Create the stub for romstage gpio, typically use for power sequence */
Subrata Banik7c5a9c72022-07-06 08:58:21 +0000445const struct pad_config *variant_romstage_gpio_table(size_t *num)
Eric Lai5c027792022-05-23 16:21:36 +0800446{
Subrata Banik8ca7d262022-12-01 17:26:35 +0530447 *num = ARRAY_SIZE(romstage_gpio_table);
448 return romstage_gpio_table;
Eric Lai5c027792022-05-23 16:21:36 +0800449}
Eric Lai366fba22022-05-24 09:25:57 +0800450
Ivy Jian06eb6942022-11-11 15:57:49 +0800451static const struct cros_gpio cros_gpios[] = {
Ivy Jian461f2a92022-11-23 11:50:26 +0800452 CROS_GPIO_REC_AL(CROS_GPIO_VIRTUAL, CROS_GPIO_DEVICE_NAME),
Ivy Jian06eb6942022-11-11 15:57:49 +0800453 CROS_GPIO_WP_AH(GPIO_PCH_WP, CROS_GPIO_DEVICE_NAME),
454};
Eric Lai366fba22022-05-24 09:25:57 +0800455
456DECLARE_WEAK_CROS_GPIOS(cros_gpios);