blob: 96de47f7196dfd7b2e51be1eefe5945817c6ee92 [file] [log] [blame]
Eric Lai5c027792022-05-23 16:21:36 +08001/* SPDX-License-Identifier: GPL-2.0-or-later */
2
Kevin Chowski34aa6392022-08-17 14:55:49 -06003/* This header block is used to supply information to arbitrage, a
4 * google-internal tool. Updating it incorrectly will lead to issues,
5 * so please don't update it unless a change is specifically required.
6 * BaseID: 3EC4CE58201758F4
7 * Overrides: c826ba419f06f9df9cded8e60633253ddc7b60ff
8 */
9
Eric Lai5c027792022-05-23 16:21:36 +080010#include <baseboard/gpio.h>
11#include <baseboard/variants.h>
12#include <soc/gpio.h>
Tarun Tuli646802c2022-07-20 12:35:37 -040013#include <console/console.h>
14#include <boardid.h>
Eric Lai5c027792022-05-23 16:21:36 +080015
16/* Pad configuration in ramstage */
Tarun Tuli646802c2022-07-20 12:35:37 -040017static const struct pad_config gpio_table_id0[] = {
18 /* GPP_A00 : GPP_A00 ==> ESPI_SOC_IO0_R configured on reset, do not touch */
19 /* GPP_A01 : GPP_A01 ==> ESPI_SOC_IO1_R configured on reset, do not touch */
20 /* GPP_A02 : GPP_A02 ==> ESPI_SOC_IO2_R configured on reset, do not touch */
21 /* GPP_A03 : GPP_A03 ==> ESPI_SOC_IO3_R configured on reset, do not touch */
22 /* GPP_A04 : GPP_A04 ==> ESPI_SOC_CS0_L configured on reset, do not touch */
23 /* GPP_A05 : GPP_A05 ==> ESPI_SOC_CLK_R configured on reset, do not touch */
24 /* GPP_A06 : GPP_A06 ==> ESPI_SOC_RESET_L configured on reset, do not touch */
25 /* GPP_A11 : [] ==> EN_UCAM_SENR_PWR */
26 PAD_CFG_GPO(GPP_A11, 0, DEEP),
27 /* GPP_A12 : [] ==> EN_UCAM_PWR */
28 PAD_CFG_GPO(GPP_A12, 0, DEEP),
29 /* GPP_A13 : [] ==> SD_PE_LS_PRSNT_L */
30 PAD_CFG_GPI_LOCK(GPP_A13, NONE, LOCK_CONFIG),
31 /* GPP_A14 : [] ==> WWAN_RF_DISABLE_ODL */
32 PAD_CFG_GPO(GPP_A14, 1, DEEP),
33 /* GPP_A15 : [] ==> WWAN_RST_L */
34 PAD_CFG_GPO(GPP_A15, 1, DEEP),
35 /* GPP_A16 : GPP_A16 ==> ESPI_SOC_ALERT_L configured on reset, do not touch */
36 /* GPP_A17 : [] ==> EC_SOC_INT_ODL */
Tarun Tulida70cb52022-08-29 15:43:21 -040037 PAD_CFG_GPI_APIC_LOCK(GPP_A17, NONE, LEVEL, INVERT, LOCK_CONFIG),
38
Tarun Tuli646802c2022-07-20 12:35:37 -040039 /* GPP_A18 : [] ==> CAM_PSW_L */
40 PAD_CFG_GPI_INT_LOCK(GPP_A18, NONE, EDGE_BOTH, LOCK_CONFIG),
41 /* GPP_A19 : [] ==> EN_PP3300_SSD */
42 PAD_CFG_GPO(GPP_A19, 1, DEEP),
43 /* GPP_A20 : [] ==> SSD_PERST_L */
44 PAD_CFG_GPO_LOCK(GPP_A20, 1, LOCK_CONFIG),
45 /* GPP_A21 : [] ==> WWAN_CONFIG2 */
46 PAD_CFG_GPI(GPP_A21, NONE, DEEP),
47
48 /* GPP_B00 : [] ==> TCHPAD_INT_ODL_LS */
49 PAD_CFG_GPI_IRQ_WAKE_LOCK(GPP_B00, NONE, LEVEL, INVERT, LOCK_CONFIG),
50 /* GPP_B01 : [] ==> BT_DISABLE_L */
51 PAD_CFG_GPO(GPP_B01, 1, DEEP),
52 /* GPP_B02 : net NC is not present in the given design */
53 PAD_NC(GPP_B02, NONE),
54 /* GPP_B03 : net NC is not present in the given design */
55 PAD_NC(GPP_B03, NONE),
56 /* GPP_B04 : GPP_B04_STRAP ==> Component NC */
57 PAD_NC(GPP_B04, NONE),
Tarun Tuli14bed612022-09-08 12:37:57 -040058 /* GPP_B05 : [] ==> SPKR_INT_L_R */
59 PAD_CFG_GPI(GPP_B05, NONE, DEEP),
60 /* GPP_B06 : [] ==> HP_INT_L_R */
Tarun Tuli646802c2022-07-20 12:35:37 -040061 PAD_CFG_GPI_INT(GPP_B06, NONE, PLTRST, EDGE_BOTH),
Tarun Tuli14bed612022-09-08 12:37:57 -040062 /* GPP_B07 : [] ==> RST_HP_L */
63 PAD_CFG_GPO(GPP_B07, 1, DEEP),
Tarun Tuli646802c2022-07-20 12:35:37 -040064 /* GPP_B08 : net NC is not present in the given design */
65 PAD_NC(GPP_B08, NONE),
66 /* GPP_B09 : [] ==> EN_FCAM_PWR */
67 PAD_CFG_GPO(GPP_B09, 0, DEEP),
68 /* GPP_B10 : [] ==> WIFI_DISABLE_L */
69 PAD_CFG_GPO(GPP_B10, 1, DEEP),
70 /* GPP_B11 : [] ==> EN_FP_PWR */
71 PAD_CFG_GPO_LOCK(GPP_B11, 1, LOCK_CONFIG),
72 /* GPP_B12 : [] ==> SLP_SO_R_L */
73 PAD_CFG_NF(GPP_B12, NONE, DEEP, NF1),
74 /* GPP_B13 : [] ==> PLT_RST_L */
75 PAD_CFG_NF(GPP_B13, NONE, DEEP, NF1),
76 /* GPP_B14 : GPP_B14_STRAP ==> Component NC */
77 PAD_NC(GPP_B14, NONE),
78 /* GPP_B15 : [] ==> USB_OC3# */
79 PAD_CFG_NF_LOCK(GPP_B15, NONE, NF1, LOCK_CONFIG),
Tarun Tuli14bed612022-09-08 12:37:57 -040080 /* GPP_B16 : [] ==> SOC_HDMI_HPD_L */
81 PAD_CFG_NF(GPP_B16, NONE, DEEP, NF2),
Tarun Tuli646802c2022-07-20 12:35:37 -040082 /* GPP_B17 : [] ==> EN_WWAN_PWR */
83 PAD_CFG_GPO(GPP_B17, 1, DEEP),
84 /* GPP_B18 : [] ==> SOC_I2C_TPM_SDA */
85 PAD_CFG_NF_LOCK(GPP_B18, NONE, NF2, LOCK_CONFIG),
86 /* GPP_B19 : [] ==> SOC_I2C_TPM_SCL */
87 PAD_CFG_NF_LOCK(GPP_B19, NONE, NF2, LOCK_CONFIG),
88 /* GPP_B20 : [] ==> SOC_I2C_MISC_SDA */
89 PAD_CFG_NF_LOCK(GPP_B20, NONE, NF2, LOCK_CONFIG),
90 /* GPP_B21 : [] ==> SOC_I2C_MISC_SCL */
91 PAD_CFG_NF_LOCK(GPP_B21, NONE, NF2, LOCK_CONFIG),
92 /* GPP_B22 : [] ==> USB4_RT_FORCE_PWR */
93 PAD_CFG_GPO(GPP_B22, 0, DEEP),
94 /* GPP_B23 : [] ==> WWAN_CONFIG0 */
95 PAD_CFG_GPI_LOCK(GPP_B23, NONE, LOCK_CONFIG),
96
97 /* GPP_C00 : [] ==> EN_PP3300_TCHSCR */
98 PAD_CFG_GPO(GPP_C00, 1, DEEP),
99 /* GPP_C01 : [] ==> USI_RST_L */
100 PAD_CFG_GPO(GPP_C01, 0, DEEP),
101 /* GPP_C02 : GPP_C02_STRAP ==> Component NC */
102 PAD_NC(GPP_C02, NONE),
103 /* GPP_C03 : [] ==> EN_WCAM_SENR_PWR */
104 PAD_CFG_GPO_LOCK(GPP_C03, 0, LOCK_CONFIG),
105 /* GPP_C04 : [] ==> EN_WCAM_PWR */
106 PAD_CFG_GPO_LOCK(GPP_C04, 0, LOCK_CONFIG),
107 /* GPP_C05 : [] ==> WWAN_PERST_L_STRAP */
Ivy Jian66757b12022-09-05 11:30:48 +0800108 PAD_CFG_GPO(GPP_C05, 1, PLTRST),
Tarun Tuli646802c2022-07-20 12:35:37 -0400109 /* GPP_C06 : [] ==> USI_REPORT_EN */
110 PAD_CFG_GPO(GPP_C06, 0, DEEP),
111 /* GPP_C07 : [] ==> USI_INT */
112 PAD_CFG_GPI_APIC(GPP_C07, NONE, PLTRST, LEVEL, NONE),
Tarun Tuli14bed612022-09-08 12:37:57 -0400113 /* GPP_C08 : [] ==> SOCHOT_ODL */
114 PAD_CFG_NF(GPP_C08, NONE, DEEP, NF2),
Tarun Tuli646802c2022-07-20 12:35:37 -0400115 /* GPP_C09 : net NC is not present in the given design */
116 PAD_NC(GPP_C09, NONE),
117 /* GPP_C10 : net NC is not present in the given design */
118 PAD_NC(GPP_C10, NONE),
119 /* GPP_C11 : [] ==> SD_CLKREQ_ODL */
120 PAD_CFG_NF(GPP_C11, NONE, DEEP, NF1),
121 /* GPP_C12 : [] ==> WWAN_CLKREQ_ODL */
122 PAD_CFG_NF(GPP_C12, NONE, DEEP, NF1),
123 /* GPP_C13 : [] ==> SSD_CLKREQ_ODL */
124 PAD_CFG_NF(GPP_C13, NONE, DEEP, NF1),
125 /* GPP_C15 : [] ==> GPP_C15_STRAP */
126 PAD_NC(GPP_C15, NONE),
127 /* GPP_C16 : [] ==> USB_C0_LSX_TX */
128 PAD_CFG_NF(GPP_C16, NONE, DEEP, NF1),
129 /* GPP_C17 : [] ==> USB_C0_LSX_RX */
130 PAD_CFG_NF(GPP_C17, NONE, DEEP, NF1),
131 /* GPP_C18 : [] ==> USB_C0_AUX_DC_P */
132 PAD_CFG_NF(GPP_C18, NONE, DEEP, NF6),
133 /* GPP_C19 : [] ==> USB_C0_AUX_DC_N */
134 PAD_CFG_NF(GPP_C19, NONE, DEEP, NF6),
135 /* GPP_C20 : [] ==> USB_C1_LSX_TX */
136 PAD_CFG_NF(GPP_C20, NONE, DEEP, NF1),
137 /* GPP_C21 : [] ==> USB_C1_LSX_RX */
138 PAD_CFG_NF(GPP_C21, NONE, DEEP, NF1),
139 /* GPP_C22 : [] ==> SOC_FP_BOOT0 */
140 PAD_CFG_GPO_LOCK(GPP_C22, 0, LOCK_CONFIG),
141 /* GPP_C23 : [] ==> FP_RST_ODL */
142 PAD_CFG_GPO_LOCK(GPP_C23, 1, LOCK_CONFIG),
143
144 /* GPP_D00 : WCAM_MCLK_R */
145 PAD_CFG_NF(GPP_D00, NONE, DEEP, NF1),
146 /* GPP_D01 : [] ==> SD_PE_WAKE_ODL */
147 PAD_CFG_GPI_LOCK(GPP_D01, NONE, LOCK_CONFIG),
148 /* GPP_D02 : [] ==> SD_PERST_L */
149 PAD_CFG_GPO_LOCK(GPP_D02, 1, LOCK_CONFIG),
150 /* GPP_D03 : [] ==> EN_PP3300_SD */
151 PAD_CFG_GPO_LOCK(GPP_D03, 1, LOCK_CONFIG),
152 /* GPP_D04 : [] ==> EN_SPKR */
153 PAD_CFG_GPO(GPP_D04, 1, DEEP),
154 /* GPP_D05 : net NC. Test pad. */
155 PAD_NC(GPP_D05, NONE),
156 /* GPP_D06 : net NC. Test pad.*/
157 PAD_NC(GPP_D06, NONE),
158 /* GPP_D07 : net NC. Test pad. */
159 PAD_NC(GPP_D07, NONE),
160 /* GPP_D08 : net NC. Test pad. */
161 PAD_NC(GPP_D08, NONE),
162 /* GPP_D09 : [] ==> I2S_MCLK_R */
163 PAD_CFG_NF(GPP_D09, NONE, DEEP, NF2),
164 /* GPP_D10 : [] ==> I2S_SPKR_SCLK_R */
165 PAD_CFG_NF(GPP_D10, NONE, DEEP, NF2),
166 /* GPP_D11 : [] ==> I2S_SPKR_SFRM_R */
167 PAD_CFG_NF(GPP_D11, NONE, DEEP, NF2),
168 /* GPP_D12 : [] ==> I2S_SOC_TX_SPKR_RX_R_STRAP */
169 PAD_CFG_NF(GPP_D12, DN_20K, DEEP, NF2),
170 /* GPP_D13 : [] ==> I2S_SOC_RX_SPKR_TX */
171 PAD_CFG_NF(GPP_D13, NONE, DEEP, NF2),
172 /* GPP_D14 : [] ==> I2S_HP_SCLK_R */
173 PAD_CFG_NF(GPP_D14, NONE, DEEP, NF2),
174 /* GPP_D15 : [] ==> I2S_HP_SFRM_R */
175 PAD_CFG_NF(GPP_D15, NONE, DEEP, NF2),
176 /* GPP_D16 : [] ==> I2S_SOC_TX_HP_RX_R */
177 PAD_CFG_NF(GPP_D16, NONE, DEEP, NF2),
178 /* GPP_D17 : [] ==> I2S_SOC_RX_HP_TX */
179 PAD_CFG_NF(GPP_D17, NONE, DEEP, NF2),
180 /* GPP_D18 : net NC is not present in the given design */
181 PAD_NC(GPP_D18, NONE),
182 /* GPP_D19 : net NC is not present in the given design */
183 PAD_NC(GPP_D19, NONE),
184 /* GPP_D20 : net NC is not present in the given design */
185 PAD_NC(GPP_D20, NONE),
186 /* GPP_D21 : [] ==> WLAN_CLKREQ_ODLl */
187 PAD_CFG_NF(GPP_D21, NONE, DEEP, NF2),
188 /* GPP_D22 : net NC is not present in the given design */
189 PAD_NC(GPP_D22, NONE),
190 /* GPP_D23 : net NC is not present in the given design */
191 PAD_NC(GPP_D23, NONE),
192
193 /* GPP_E00 : [] ==> SAR1_INT_L */
194 PAD_CFG_GPI_APIC(GPP_E00, NONE, PLTRST, LEVEL, NONE),
195 /* GPP_E01 : MEM_STRAP_2 ==> Component NC */
196 PAD_CFG_GPI_LOCK(GPP_E01, NONE, LOCK_CONFIG),
197 /* GPP_E02 : MEM_STRAP_1 ==> Component NC */
198 PAD_CFG_GPI_LOCK(GPP_E02, NONE, LOCK_CONFIG),
199 /* GPP_E03 : [] ==> GSC_SOC_INT_ODL */
200 PAD_CFG_GPI_APIC_LOCK(GPP_E03, NONE, LEVEL, INVERT, LOCK_CONFIG),
201 /* GPP_E04 : [] ==> HPS_INT_L */
202 PAD_CFG_GPI_IRQ_WAKE(GPP_E04, NONE, PLTRST, LEVEL, NONE),
203 /* GPP_E05 : [] ==> USB_A0_RT_RST_ODL */
204 PAD_CFG_GPO(GPP_E05, 1, DEEP),
205 /* GPP_E06 : GPP_E06_STRAP ==> Component NC */
206 PAD_NC(GPP_E06, NONE),
207 /* GPP_E07 : [] ==> WWAN_FCPO_L */
208 PAD_CFG_GPO(GPP_E07, 1, DEEP),
209 /* GPP_E08 : [] ==> SAR2_INT_L */
210 PAD_CFG_GPI_APIC_LOCK(GPP_E08, NONE, LEVEL, NONE, LOCK_CONFIG),
211 /* GPP_E09 : No heuristic was found useful */
212 PAD_CFG_NF_LOCK(GPP_E09, NONE, NF1, LOCK_CONFIG),
Tarun Tuli14bed612022-09-08 12:37:57 -0400213 /* GPP_E10 : [] ==> SOC_FPMCU_INT_L */
214 PAD_CFG_GPI_IRQ_WAKE_LOCK(GPP_E10, NONE, LEVEL, INVERT, LOCK_CONFIG),
Tarun Tuli646802c2022-07-20 12:35:37 -0400215 /* GPP_E11 : [] ==> MEM_STRAP_0 */
216 PAD_CFG_GPI_LOCK(GPP_E11, NONE, LOCK_CONFIG),
217 /* GPP_E12 : [] ==> MEM_STRAP_3 */
218 PAD_CFG_GPI_LOCK(GPP_E12, NONE, LOCK_CONFIG),
219 /* GPP_E13 : [] ==> MEM_CH_SEL */
220 PAD_CFG_GPI_LOCK(GPP_E13, NONE, LOCK_CONFIG),
221 /* GPP_E14 : [] ==> SOC_EDP_HPD_L */
222 PAD_CFG_NF(GPP_E14, NONE, DEEP, NF1),
223 /* GPP_E15 : net NC is not present in the given design */
224 PAD_NC(GPP_E15, NONE),
225 /* GPP_E16 : net NC. Test pad. */
226 PAD_NC(GPP_E16, NONE),
227 /* GPP_E17 : [] ==> EN_HPS_PWR */
228 PAD_CFG_GPO(GPP_E17, 1, DEEP),
229 /* GPP_E22 : net EN_PP3300_WLAN is not present in the given design */
230 PAD_NC(GPP_E22, NONE),
231
232 /* GPP_F00 : [] ==> CNV_BRI_DT_R */
233 PAD_CFG_NF(GPP_F00, NONE, DEEP, NF1),
234 /* GPP_F01 : [] ==> CNV_BRI_RSP */
235 PAD_CFG_NF(GPP_F01, UP_20K, DEEP, NF1),
236 /* GPP_F02 : [] ==> CNV_RGI_DT_Rl */
237 PAD_CFG_NF(GPP_F02, NONE, DEEP, NF1),
238 /* GPP_F03 : [] ==> CNV_RGI_RSP */
239 PAD_CFG_NF(GPP_F03, UP_20K, DEEP, NF1),
240 /* GPP_F04 : [] ==> CNV_RF_RST_L */
241 PAD_CFG_NF(GPP_F04, NONE, DEEP, NF1),
242 /* GPP_F05 : [] ==> CNV_CLKREQ */
243 PAD_CFG_NF(GPP_F05, NONE, DEEP, NF3),
244 /* GPP_F06 : [] ==> WWAN_WLAN_COEX3 */
245 PAD_CFG_NF(GPP_F06, NONE, DEEP, NF1),
246 /* GPP_F07 : [] ==> UCAM_MCLK_R */
247 PAD_CFG_GPO(GPP_F07, 0, DEEP),
248 /* GPP_F08 : [] ==> WLAN_PERST_L */
249 PAD_CFG_GPO(GPP_F08, 1, DEEP),
Tarun Tuli14bed612022-09-08 12:37:57 -0400250 /* GPP_F09 : [] ==> EN_PP3300_WLAN */
251 PAD_CFG_GPO(GPP_F09, 1, DEEP),
Tarun Tuli646802c2022-07-20 12:35:37 -0400252 /* GPP_F10 : [] ==> WWAN_PCIE_WAKE_ODL */
253 PAD_CFG_GPI_IRQ_WAKE(GPP_F10, NONE, PLTRST, LEVEL, INVERT),
254 /* GPP_F11 : GSP1_SOC_CLK_R */
255 PAD_CFG_NF(GPP_F11, NONE, DEEP, NF5),
256 /* GPP_F12 : GSPI1_SOC_DO_FPMCU_DI_R */
257 PAD_CFG_NF(GPP_F12, NONE, DEEP, NF5),
258 /* GPP_F13 : GSPI1_SOC_DI_FPMCU_DO_LS */
259 PAD_CFG_NF(GPP_F13, NONE, DEEP, NF5),
260 /* GPP_F14 : GSPI_SOC_DO_TCHSCR_DI */
Tarun Tuli218fac12022-09-02 15:20:22 -0400261 PAD_CFG_NF(GPP_F14, NONE, DEEP, NF8),
Tarun Tuli646802c2022-07-20 12:35:37 -0400262 /* GPP_F15 : [] ==> GSPI_SOC_DI_TCHSCR_DO */
Tarun Tuli218fac12022-09-02 15:20:22 -0400263 PAD_CFG_NF(GPP_F15, NONE, DEEP, NF8),
Tarun Tuli646802c2022-07-20 12:35:37 -0400264 /* GPP_F16 : [] ==> GSPI_SOC_TCHSCR_CLK */
Tarun Tuli218fac12022-09-02 15:20:22 -0400265 PAD_CFG_NF(GPP_F16, NONE, DEEP, NF8),
Tarun Tuli646802c2022-07-20 12:35:37 -0400266 /* GPP_F17 : [] ==> GSPI1_SOC_CS_L */
267 PAD_CFG_NF(GPP_F17, NONE, DEEP, NF5),
268 /* GPP_F18 : [] ==> GSPI_SOC_TCHSCR_CS_L */
Tarun Tuli218fac12022-09-02 15:20:22 -0400269 PAD_CFG_NF(GPP_F18, NONE, DEEP, NF8),
Tarun Tuli646802c2022-07-20 12:35:37 -0400270 /* GPP_F19 : [] ==> GPP_F19_STRAP */
271 PAD_NC(GPP_F19, NONE),
272 /* GPP_F20 : [] ==> GPP_F20_STRAP */
273 PAD_NC(GPP_F20, NONE),
274 /* GPP_F21 : [] ==> GPP_F21_STRAP */
275 PAD_NC(GPP_F21, NONE),
276 /* GPP_F22 : net NC is not present in the given design */
277 PAD_NC(GPP_F22, NONE),
278 /* GPP_F23 : net NC is not present in the given design */
279 PAD_NC(GPP_F23, NONE),
280
281 /* GPP_H00 : GPP_H00_STRAP ==> Component NC */
282 PAD_NC(GPP_H00, NONE),
283 /* GPP_H01 : GPP_H01_STRAP ==> Component NC */
284 PAD_NC(GPP_H01, NONE),
285 /* GPP_H02 : GPP_H02_STRAP ==> Component NC */
286 PAD_NC(GPP_H02, NONE),
287 /* GPP_H04 : [] ==> WWAN_WLAN_COEX1 */
288 PAD_CFG_NF(GPP_H04, NONE, DEEP, NF2),
289 /* GPP_H05 : [] ==> WWAN_WLAN_COEX2 */
290 PAD_CFG_NF(GPP_H05, NONE, DEEP, NF2),
291 /* GPP_H06 : [] ==> SOC_I2C_TCHPAD_SDA */
292 PAD_CFG_NF_LOCK(GPP_H06, NONE, NF1, LOCK_CONFIG),
293 /* GPP_H07 : [] ==> SOC_I2C_TCHPAD_SCL */
294 PAD_CFG_NF_LOCK(GPP_H07, NONE, NF1, LOCK_CONFIG),
295 /* GPP_H08 : [] ==> UART_DBG_TX_SOC_RX_R */
Kapil Porwal75817302022-07-08 14:37:05 +0000296 PAD_CFG_NF(GPP_H08, NONE, DEEP, NF1),
Tarun Tuli646802c2022-07-20 12:35:37 -0400297 /* GPP_H09 : [] ==> UART_SOC_TX_DBG_RX_R */
Kapil Porwal75817302022-07-08 14:37:05 +0000298 PAD_CFG_NF(GPP_H09, NONE, DEEP, NF1),
Tarun Tuli646802c2022-07-20 12:35:37 -0400299 /* GPP_H10 : [] ==> SOC_WP_OD */
300 PAD_CFG_GPI_GPIO_DRIVER_LOCK(GPP_H10, NONE, LOCK_CONFIG),
301 /* GPP_H11 : net NC is not present in the given design */
302 PAD_NC(GPP_H11, NONE),
303 /* GPP_H13 : [] ==> CPU_C10_GATE_L */
304 PAD_CFG_NF(GPP_H13, NONE, DEEP, NF1),
305 /* GPP_H14 : [] ==> SLP_S0_GATE_R */
306 PAD_CFG_GPO(GPP_H14, 1, PLTRST),
307 /* GPP_H15 : net NC is not present in the given design */
308 PAD_NC(GPP_H15, NONE),
309 /* GPP_H16 : [] ==> DDIB_HDMI_CTRLCLK*/
310 PAD_CFG_NF(GPP_H16, NONE, DEEP, NF1),
311 /* GPP_H17 : [] ==> DDIB_HDMI_CTRLDATA */
312 PAD_CFG_NF(GPP_H17, NONE, DEEP, NF1),
313 /* GPP_H19 : [] ==> SOC_I2C_AUD_WFC_SDA */
314 PAD_CFG_NF(GPP_H19, NONE, DEEP, NF1),
315 /* GPP_H20 : [] ==> SOC_I2C_AUD_WFC_SCL */
316 PAD_CFG_NF(GPP_H20, NONE, DEEP, NF1),
317 /* GPP_H21 : [] ==> SOC_I2C_TCHSCR_SDA */
318 PAD_CFG_NF(GPP_H21, NONE, DEEP, NF1),
319 /* GPP_H22 : [] ==> SOC_I2C_TCHSCR_SCL */
320 PAD_CFG_NF(GPP_H22, NONE, DEEP, NF1),
321
322 /* GPP_S00 : [] ==> SDW_HP_CLK */
323 PAD_CFG_NF(GPP_S00, NONE, DEEP, NF1),
324 /* GPP_S01 : [] ==> SDW_HP_DATA */
325 PAD_CFG_NF(GPP_S01, NONE, DEEP, NF1),
326 /* GPP_S02 : [] ==> DMIC_SOC_CLK0_DB_RC */
327 PAD_CFG_NF(GPP_S02, NONE, DEEP, NF3),
328 /* GPP_S03 : [] ==> DMIC_SOC_DATA0_DB_R */
329 PAD_CFG_NF(GPP_S03, NONE, DEEP, NF3),
330 /* GPP_S04 : [] ==> SDW_SPKR_CLK */
331 PAD_CFG_NF(GPP_S04, NONE, DEEP, NF1),
332 /* GPP_S05 : [] ==> SDW_SPKR_DATA */
333 PAD_CFG_NF(GPP_S05, NONE, DEEP, NF1),
334 /* GPP_S06 : [] ==> DMIC_SOC_CLK1_DB_RC */
335 PAD_CFG_NF(GPP_S06, NONE, DEEP, NF3),
336 /* GPP_S07 : [] ==> DMIC_SOC_DATA1_DB */
337 PAD_CFG_NF(GPP_S07, NONE, DEEP, NF3),
338
339 /* GPP_V00 : [] ==> BATLOW_L */
340 PAD_CFG_NF(GPP_V00, NONE, DEEP, NF1),
341 /* GPP_V01 : [] ==> ACPRESENT */
342 PAD_CFG_NF(GPP_V01, NONE, DEEP, NF1),
343 /* GPP_V02 : [] ==> EC_SOC_WAKE_ODL */
344 PAD_CFG_NF(GPP_V02, NONE, DEEP, NF1),
345 /* GPP_V03 : [] ==> EC_SOC_PWR_BTN_ODL */
346 PAD_CFG_NF(GPP_V03, NONE, DEEP, NF1),
347 /* GPP_V04 : [] ==> SLP_S3_L */
348 PAD_CFG_NF(GPP_V04, NONE, DEEP, NF1),
349 /* GPP_V05 : [] ==> SLP_S4_L */
350 PAD_CFG_NF(GPP_V05, NONE, DEEP, NF1),
351 /* GPP_V06 : [] ==> SOC_SLP_A_L */
352 PAD_CFG_NF(GPP_V06, NONE, DEEP, NF1),
353 /* GPP_V08 : [] ==> SOC_SUSCLK */
354 PAD_CFG_NF(GPP_V08, NONE, DEEP, NF1),
355 /* GPP_V09 : [] ==> SOC_SLP_WLAN_L */
356 PAD_CFG_NF(GPP_V09, NONE, DEEP, NF1),
357 /* GPP_V10 : [] ==> SLP_S5_L */
358 PAD_CFG_NF(GPP_V10, NONE, DEEP, NF1),
359 /* GPP_V11 : [] ==> SOC_GPP_V11 testpoint*/
360 PAD_NC(GPP_V11, NONE),
361 /* GPP_V12 : [] ==> SOC_SLP_LAN_L */
362 PAD_CFG_NF(GPP_V12, NONE, DEEP, NF1),
363 /* GPP_V14 : [] ==> SOC_WAKE_L */
364 PAD_CFG_NF(GPP_V14, NONE, DEEP, NF1),
365 /* GPP_V22 : [] ==> WCAM_RST_L */
366 PAD_CFG_GPO(GPP_V22, 0, DEEP),
367 /* GPP_V23 : [] ==> UCAM_RST_L */
368 PAD_CFG_GPO(GPP_V23, 0, DEEP),
Eric Lai5c027792022-05-23 16:21:36 +0800369};
370
371/* Early pad configuration in bootblock */
Tarun Tuli646802c2022-07-20 12:35:37 -0400372static const struct pad_config early_gpio_table_id0[] = {
Ivy Jian66757b12022-09-05 11:30:48 +0800373 /* GPP_B17 : [] ==> EN_WWAN_PWR */
374 PAD_CFG_GPO(GPP_B17, 1, DEEP),
Tarun Tuli646802c2022-07-20 12:35:37 -0400375 /* GPP_B18 : [] ==> SOC_I2C_TPM_SDA */
376 PAD_CFG_NF(GPP_B18, NONE, DEEP, NF2),
377 /* GPP_B19 : [] ==> SOC_I2C_TPM_SCL */
378 PAD_CFG_NF(GPP_B19, NONE, DEEP, NF2),
Ivy Jian66757b12022-09-05 11:30:48 +0800379 /* GPP_C05 : [] ==> WWAN_PERST_L_STRAP (updated in ramstage) */
380 PAD_CFG_GPO(GPP_C05, 0, DEEP),
381 /* GPP_A15 : [] ==> WWAN_RST_L (updated in ramstage) */
382 PAD_CFG_GPO(GPP_A15, 0, DEEP),
Kapil Porwal2c822ab2022-08-24 12:53:44 +0000383 /* GPP_E03 : [] ==> GSC_SOC_INT_ODL */
384 PAD_CFG_GPI_APIC(GPP_E03, NONE, PLTRST, LEVEL, INVERT),
385
Ivy Jian66757b12022-09-05 11:30:48 +0800386 /* GPP_E07 : [] ==> WWAN_FCPO_L (updated in romstage) */
387 PAD_CFG_GPO(GPP_E07, 0, DEEP),
Tarun Tuli646802c2022-07-20 12:35:37 -0400388 /* GPP_H08 : [] ==> UART_DBG_TX_SOC_RX_R */
Kapil Porwal75817302022-07-08 14:37:05 +0000389 PAD_CFG_NF(GPP_H08, NONE, DEEP, NF1),
Tarun Tuli646802c2022-07-20 12:35:37 -0400390 /* GPP_H09 : [] ==> UART_SOC_TX_DBG_RX_R */
Kapil Porwal75817302022-07-08 14:37:05 +0000391 PAD_CFG_NF(GPP_H09, NONE, DEEP, NF1),
Tarun Tuli646802c2022-07-20 12:35:37 -0400392
393 /* GPP_D03 : [] ==> EN_PP3300_SD */
394 PAD_CFG_GPO(GPP_D03, 1, DEEP),
395
396 /* GPP_E13 : [] ==> MEM_CH_SEL */
397 PAD_CFG_GPI(GPP_E13, NONE, DEEP),
398
Tarun Tuli646802c2022-07-20 12:35:37 -0400399 /* GPP_A20 : [] ==> SSD_PERST_L */
400 PAD_CFG_GPO(GPP_A20, 0, DEEP),
401
402 /* GPP_H10 : [] ==> SOC_WP_OD */
403 PAD_CFG_GPI_GPIO_DRIVER_LOCK(GPP_H10, NONE, LOCK_CONFIG),
Eric Lai5c027792022-05-23 16:21:36 +0800404};
405
Tarun Tuli1c718512022-08-04 09:27:16 -0400406/* Default/Minimal early pad configuration if we can't find board_id */
407static const struct pad_config default_early_gpio_table[] = {
408 /* GPP_B18 : [] ==> SOC_I2C_TPM_SDA */
409 PAD_CFG_NF(GPP_B18, NONE, DEEP, NF2),
410 /* GPP_B19 : [] ==> SOC_I2C_TPM_SCL */
411 PAD_CFG_NF(GPP_B19, NONE, DEEP, NF2),
Kapil Porwal2c822ab2022-08-24 12:53:44 +0000412 /* GPP_E03 : [] ==> GSC_SOC_INT_ODL */
413 PAD_CFG_GPI_APIC(GPP_E03, NONE, PLTRST, LEVEL, INVERT),
Tarun Tuli1c718512022-08-04 09:27:16 -0400414
415 /* GPP_H08 : [] ==> UART_DBG_TX_SOC_RX_R */
416 PAD_CFG_NF(GPP_H08, NONE, DEEP, NF1),
417 /* GPP_H09 : [] ==> UART_SOC_TX_DBG_RX_R */
418 PAD_CFG_NF(GPP_H09, NONE, DEEP, NF1),
419};
420
Tarun Tuli646802c2022-07-20 12:35:37 -0400421static const struct pad_config romstage_gpio_table_id0[] = {
422 /* A20 : [] ==> SSD_PERST_L */
423 PAD_CFG_GPO(GPP_A20, 0, DEEP),
Ivy Jian66757b12022-09-05 11:30:48 +0800424 /* GPP_E07 : [] ==> WWAN_FCPO_L */
425 PAD_CFG_GPO(GPP_E07, 1, DEEP),
Subrata Banik7c5a9c72022-07-06 08:58:21 +0000426};
427
428const struct pad_config *variant_gpio_table(size_t *num)
Eric Lai5c027792022-05-23 16:21:36 +0800429{
Tarun Tuli646802c2022-07-20 12:35:37 -0400430 const uint32_t id = board_id();
431 switch (id) {
432 case 0:
433 *num = ARRAY_SIZE(gpio_table_id0);
434 return gpio_table_id0;
435
436 case BOARD_ID_UNKNOWN:
437 default:
438 printk(BIOS_ERR, "board_id() not found. Unable to load gpio table.\n");
439 *num = 0;
440 return NULL;
441 }
Eric Lai5c027792022-05-23 16:21:36 +0800442}
443
Subrata Banik7c5a9c72022-07-06 08:58:21 +0000444const struct pad_config *variant_early_gpio_table(size_t *num)
Eric Lai5c027792022-05-23 16:21:36 +0800445{
Tarun Tuli646802c2022-07-20 12:35:37 -0400446 const uint32_t id = board_id();
447 switch (id) {
448 case 0:
449 *num = ARRAY_SIZE(early_gpio_table_id0);
450 return early_gpio_table_id0;
451
452 case BOARD_ID_UNKNOWN:
453 default:
Tarun Tuli1c718512022-08-04 09:27:16 -0400454 printk(BIOS_ERR, "board_id() not found. Loading default early gpio table.\n");
455 *num = ARRAY_SIZE(default_early_gpio_table);
456 return default_early_gpio_table;
Tarun Tuli646802c2022-07-20 12:35:37 -0400457 }
Eric Lai5c027792022-05-23 16:21:36 +0800458}
459
460/* Create the stub for romstage gpio, typically use for power sequence */
Subrata Banik7c5a9c72022-07-06 08:58:21 +0000461const struct pad_config *variant_romstage_gpio_table(size_t *num)
Eric Lai5c027792022-05-23 16:21:36 +0800462{
Tarun Tuli646802c2022-07-20 12:35:37 -0400463 const uint32_t id = board_id();
464 switch (id) {
465 case 0:
466 *num = ARRAY_SIZE(romstage_gpio_table_id0);
467 return romstage_gpio_table_id0;
468
469 case BOARD_ID_UNKNOWN:
470 default:
471 printk(BIOS_ERR,
472 "board_id() not found. Unable to load romstage gpio table.\n");
473 *num = 0;
474 return NULL;
475 }
Eric Lai5c027792022-05-23 16:21:36 +0800476}
Eric Lai366fba22022-05-24 09:25:57 +0800477
Tarun Tuli646802c2022-07-20 12:35:37 -0400478static const struct cros_gpio cros_gpios[] = {};
Eric Lai366fba22022-05-24 09:25:57 +0800479
480DECLARE_WEAK_CROS_GPIOS(cros_gpios);