blob: 8ed1127a92dc9bcc24a38a354e3245ede412cc14 [file] [log] [blame]
Eric Lai5c027792022-05-23 16:21:36 +08001/* SPDX-License-Identifier: GPL-2.0-or-later */
2
3#include <baseboard/gpio.h>
4#include <baseboard/variants.h>
5#include <soc/gpio.h>
Tarun Tuli646802c2022-07-20 12:35:37 -04006#include <console/console.h>
7#include <boardid.h>
Eric Lai5c027792022-05-23 16:21:36 +08008
9/* Pad configuration in ramstage */
Tarun Tuli646802c2022-07-20 12:35:37 -040010static const struct pad_config gpio_table_id0[] = {
11 /* GPP_A00 : GPP_A00 ==> ESPI_SOC_IO0_R configured on reset, do not touch */
12 /* GPP_A01 : GPP_A01 ==> ESPI_SOC_IO1_R configured on reset, do not touch */
13 /* GPP_A02 : GPP_A02 ==> ESPI_SOC_IO2_R configured on reset, do not touch */
14 /* GPP_A03 : GPP_A03 ==> ESPI_SOC_IO3_R configured on reset, do not touch */
15 /* GPP_A04 : GPP_A04 ==> ESPI_SOC_CS0_L configured on reset, do not touch */
16 /* GPP_A05 : GPP_A05 ==> ESPI_SOC_CLK_R configured on reset, do not touch */
17 /* GPP_A06 : GPP_A06 ==> ESPI_SOC_RESET_L configured on reset, do not touch */
18 /* GPP_A11 : [] ==> EN_UCAM_SENR_PWR */
19 PAD_CFG_GPO(GPP_A11, 0, DEEP),
20 /* GPP_A12 : [] ==> EN_UCAM_PWR */
21 PAD_CFG_GPO(GPP_A12, 0, DEEP),
22 /* GPP_A13 : [] ==> SD_PE_LS_PRSNT_L */
23 PAD_CFG_GPI_LOCK(GPP_A13, NONE, LOCK_CONFIG),
24 /* GPP_A14 : [] ==> WWAN_RF_DISABLE_ODL */
25 PAD_CFG_GPO(GPP_A14, 1, DEEP),
26 /* GPP_A15 : [] ==> WWAN_RST_L */
27 PAD_CFG_GPO(GPP_A15, 1, DEEP),
28 /* GPP_A16 : GPP_A16 ==> ESPI_SOC_ALERT_L configured on reset, do not touch */
29 /* GPP_A17 : [] ==> EC_SOC_INT_ODL */
30 PAD_CFG_GPI_IRQ_WAKE(GPP_A17, NONE, PLTRST, LEVEL, INVERT),
31 /* GPP_A18 : [] ==> CAM_PSW_L */
32 PAD_CFG_GPI_INT_LOCK(GPP_A18, NONE, EDGE_BOTH, LOCK_CONFIG),
33 /* GPP_A19 : [] ==> EN_PP3300_SSD */
34 PAD_CFG_GPO(GPP_A19, 1, DEEP),
35 /* GPP_A20 : [] ==> SSD_PERST_L */
36 PAD_CFG_GPO_LOCK(GPP_A20, 1, LOCK_CONFIG),
37 /* GPP_A21 : [] ==> WWAN_CONFIG2 */
38 PAD_CFG_GPI(GPP_A21, NONE, DEEP),
39
40 /* GPP_B00 : [] ==> TCHPAD_INT_ODL_LS */
41 PAD_CFG_GPI_IRQ_WAKE_LOCK(GPP_B00, NONE, LEVEL, INVERT, LOCK_CONFIG),
42 /* GPP_B01 : [] ==> BT_DISABLE_L */
43 PAD_CFG_GPO(GPP_B01, 1, DEEP),
44 /* GPP_B02 : net NC is not present in the given design */
45 PAD_NC(GPP_B02, NONE),
46 /* GPP_B03 : net NC is not present in the given design */
47 PAD_NC(GPP_B03, NONE),
48 /* GPP_B04 : GPP_B04_STRAP ==> Component NC */
49 PAD_NC(GPP_B04, NONE),
50 /* GPP_B05 : net NC is not present in the given design */
51 PAD_NC(GPP_B05, NONE),
52 /* GPP_B06 : net NC is not present in the given design */
53 PAD_CFG_GPI_INT(GPP_B06, NONE, PLTRST, EDGE_BOTH),
54 /* GPP_B07 : net NC is not present in the given design */
55 PAD_NC(GPP_B07, NONE),
56 /* GPP_B08 : net NC is not present in the given design */
57 PAD_NC(GPP_B08, NONE),
58 /* GPP_B09 : [] ==> EN_FCAM_PWR */
59 PAD_CFG_GPO(GPP_B09, 0, DEEP),
60 /* GPP_B10 : [] ==> WIFI_DISABLE_L */
61 PAD_CFG_GPO(GPP_B10, 1, DEEP),
62 /* GPP_B11 : [] ==> EN_FP_PWR */
63 PAD_CFG_GPO_LOCK(GPP_B11, 1, LOCK_CONFIG),
64 /* GPP_B12 : [] ==> SLP_SO_R_L */
65 PAD_CFG_NF(GPP_B12, NONE, DEEP, NF1),
66 /* GPP_B13 : [] ==> PLT_RST_L */
67 PAD_CFG_NF(GPP_B13, NONE, DEEP, NF1),
68 /* GPP_B14 : GPP_B14_STRAP ==> Component NC */
69 PAD_NC(GPP_B14, NONE),
70 /* GPP_B15 : [] ==> USB_OC3# */
71 PAD_CFG_NF_LOCK(GPP_B15, NONE, NF1, LOCK_CONFIG),
72 /* GPP_B16 : No heuristic was found useful */
73 PAD_NC(GPP_B16, NONE),
74 /* GPP_B17 : [] ==> EN_WWAN_PWR */
75 PAD_CFG_GPO(GPP_B17, 1, DEEP),
76 /* GPP_B18 : [] ==> SOC_I2C_TPM_SDA */
77 PAD_CFG_NF_LOCK(GPP_B18, NONE, NF2, LOCK_CONFIG),
78 /* GPP_B19 : [] ==> SOC_I2C_TPM_SCL */
79 PAD_CFG_NF_LOCK(GPP_B19, NONE, NF2, LOCK_CONFIG),
80 /* GPP_B20 : [] ==> SOC_I2C_MISC_SDA */
81 PAD_CFG_NF_LOCK(GPP_B20, NONE, NF2, LOCK_CONFIG),
82 /* GPP_B21 : [] ==> SOC_I2C_MISC_SCL */
83 PAD_CFG_NF_LOCK(GPP_B21, NONE, NF2, LOCK_CONFIG),
84 /* GPP_B22 : [] ==> USB4_RT_FORCE_PWR */
85 PAD_CFG_GPO(GPP_B22, 0, DEEP),
86 /* GPP_B23 : [] ==> WWAN_CONFIG0 */
87 PAD_CFG_GPI_LOCK(GPP_B23, NONE, LOCK_CONFIG),
88
89 /* GPP_C00 : [] ==> EN_PP3300_TCHSCR */
90 PAD_CFG_GPO(GPP_C00, 1, DEEP),
91 /* GPP_C01 : [] ==> USI_RST_L */
92 PAD_CFG_GPO(GPP_C01, 0, DEEP),
93 /* GPP_C02 : GPP_C02_STRAP ==> Component NC */
94 PAD_NC(GPP_C02, NONE),
95 /* GPP_C03 : [] ==> EN_WCAM_SENR_PWR */
96 PAD_CFG_GPO_LOCK(GPP_C03, 0, LOCK_CONFIG),
97 /* GPP_C04 : [] ==> EN_WCAM_PWR */
98 PAD_CFG_GPO_LOCK(GPP_C04, 0, LOCK_CONFIG),
99 /* GPP_C05 : [] ==> WWAN_PERST_L_STRAP */
100 PAD_CFG_GPO(GPP_C05, 0, PLTRST),
101 /* GPP_C06 : [] ==> USI_REPORT_EN */
102 PAD_CFG_GPO(GPP_C06, 0, DEEP),
103 /* GPP_C07 : [] ==> USI_INT */
104 PAD_CFG_GPI_APIC(GPP_C07, NONE, PLTRST, LEVEL, NONE),
105 /* GPP_C08 : No heuristic was found useful */
106 PAD_NC(GPP_C08, NONE),
107 /* GPP_C09 : net NC is not present in the given design */
108 PAD_NC(GPP_C09, NONE),
109 /* GPP_C10 : net NC is not present in the given design */
110 PAD_NC(GPP_C10, NONE),
111 /* GPP_C11 : [] ==> SD_CLKREQ_ODL */
112 PAD_CFG_NF(GPP_C11, NONE, DEEP, NF1),
113 /* GPP_C12 : [] ==> WWAN_CLKREQ_ODL */
114 PAD_CFG_NF(GPP_C12, NONE, DEEP, NF1),
115 /* GPP_C13 : [] ==> SSD_CLKREQ_ODL */
116 PAD_CFG_NF(GPP_C13, NONE, DEEP, NF1),
117 /* GPP_C15 : [] ==> GPP_C15_STRAP */
118 PAD_NC(GPP_C15, NONE),
119 /* GPP_C16 : [] ==> USB_C0_LSX_TX */
120 PAD_CFG_NF(GPP_C16, NONE, DEEP, NF1),
121 /* GPP_C17 : [] ==> USB_C0_LSX_RX */
122 PAD_CFG_NF(GPP_C17, NONE, DEEP, NF1),
123 /* GPP_C18 : [] ==> USB_C0_AUX_DC_P */
124 PAD_CFG_NF(GPP_C18, NONE, DEEP, NF6),
125 /* GPP_C19 : [] ==> USB_C0_AUX_DC_N */
126 PAD_CFG_NF(GPP_C19, NONE, DEEP, NF6),
127 /* GPP_C20 : [] ==> USB_C1_LSX_TX */
128 PAD_CFG_NF(GPP_C20, NONE, DEEP, NF1),
129 /* GPP_C21 : [] ==> USB_C1_LSX_RX */
130 PAD_CFG_NF(GPP_C21, NONE, DEEP, NF1),
131 /* GPP_C22 : [] ==> SOC_FP_BOOT0 */
132 PAD_CFG_GPO_LOCK(GPP_C22, 0, LOCK_CONFIG),
133 /* GPP_C23 : [] ==> FP_RST_ODL */
134 PAD_CFG_GPO_LOCK(GPP_C23, 1, LOCK_CONFIG),
135
136 /* GPP_D00 : WCAM_MCLK_R */
137 PAD_CFG_NF(GPP_D00, NONE, DEEP, NF1),
138 /* GPP_D01 : [] ==> SD_PE_WAKE_ODL */
139 PAD_CFG_GPI_LOCK(GPP_D01, NONE, LOCK_CONFIG),
140 /* GPP_D02 : [] ==> SD_PERST_L */
141 PAD_CFG_GPO_LOCK(GPP_D02, 1, LOCK_CONFIG),
142 /* GPP_D03 : [] ==> EN_PP3300_SD */
143 PAD_CFG_GPO_LOCK(GPP_D03, 1, LOCK_CONFIG),
144 /* GPP_D04 : [] ==> EN_SPKR */
145 PAD_CFG_GPO(GPP_D04, 1, DEEP),
146 /* GPP_D05 : net NC. Test pad. */
147 PAD_NC(GPP_D05, NONE),
148 /* GPP_D06 : net NC. Test pad.*/
149 PAD_NC(GPP_D06, NONE),
150 /* GPP_D07 : net NC. Test pad. */
151 PAD_NC(GPP_D07, NONE),
152 /* GPP_D08 : net NC. Test pad. */
153 PAD_NC(GPP_D08, NONE),
154 /* GPP_D09 : [] ==> I2S_MCLK_R */
155 PAD_CFG_NF(GPP_D09, NONE, DEEP, NF2),
156 /* GPP_D10 : [] ==> I2S_SPKR_SCLK_R */
157 PAD_CFG_NF(GPP_D10, NONE, DEEP, NF2),
158 /* GPP_D11 : [] ==> I2S_SPKR_SFRM_R */
159 PAD_CFG_NF(GPP_D11, NONE, DEEP, NF2),
160 /* GPP_D12 : [] ==> I2S_SOC_TX_SPKR_RX_R_STRAP */
161 PAD_CFG_NF(GPP_D12, DN_20K, DEEP, NF2),
162 /* GPP_D13 : [] ==> I2S_SOC_RX_SPKR_TX */
163 PAD_CFG_NF(GPP_D13, NONE, DEEP, NF2),
164 /* GPP_D14 : [] ==> I2S_HP_SCLK_R */
165 PAD_CFG_NF(GPP_D14, NONE, DEEP, NF2),
166 /* GPP_D15 : [] ==> I2S_HP_SFRM_R */
167 PAD_CFG_NF(GPP_D15, NONE, DEEP, NF2),
168 /* GPP_D16 : [] ==> I2S_SOC_TX_HP_RX_R */
169 PAD_CFG_NF(GPP_D16, NONE, DEEP, NF2),
170 /* GPP_D17 : [] ==> I2S_SOC_RX_HP_TX */
171 PAD_CFG_NF(GPP_D17, NONE, DEEP, NF2),
172 /* GPP_D18 : net NC is not present in the given design */
173 PAD_NC(GPP_D18, NONE),
174 /* GPP_D19 : net NC is not present in the given design */
175 PAD_NC(GPP_D19, NONE),
176 /* GPP_D20 : net NC is not present in the given design */
177 PAD_NC(GPP_D20, NONE),
178 /* GPP_D21 : [] ==> WLAN_CLKREQ_ODLl */
179 PAD_CFG_NF(GPP_D21, NONE, DEEP, NF2),
180 /* GPP_D22 : net NC is not present in the given design */
181 PAD_NC(GPP_D22, NONE),
182 /* GPP_D23 : net NC is not present in the given design */
183 PAD_NC(GPP_D23, NONE),
184
185 /* GPP_E00 : [] ==> SAR1_INT_L */
186 PAD_CFG_GPI_APIC(GPP_E00, NONE, PLTRST, LEVEL, NONE),
187 /* GPP_E01 : MEM_STRAP_2 ==> Component NC */
188 PAD_CFG_GPI_LOCK(GPP_E01, NONE, LOCK_CONFIG),
189 /* GPP_E02 : MEM_STRAP_1 ==> Component NC */
190 PAD_CFG_GPI_LOCK(GPP_E02, NONE, LOCK_CONFIG),
191 /* GPP_E03 : [] ==> GSC_SOC_INT_ODL */
192 PAD_CFG_GPI_APIC_LOCK(GPP_E03, NONE, LEVEL, INVERT, LOCK_CONFIG),
193 /* GPP_E04 : [] ==> HPS_INT_L */
194 PAD_CFG_GPI_IRQ_WAKE(GPP_E04, NONE, PLTRST, LEVEL, NONE),
195 /* GPP_E05 : [] ==> USB_A0_RT_RST_ODL */
196 PAD_CFG_GPO(GPP_E05, 1, DEEP),
197 /* GPP_E06 : GPP_E06_STRAP ==> Component NC */
198 PAD_NC(GPP_E06, NONE),
199 /* GPP_E07 : [] ==> WWAN_FCPO_L */
200 PAD_CFG_GPO(GPP_E07, 1, DEEP),
201 /* GPP_E08 : [] ==> SAR2_INT_L */
202 PAD_CFG_GPI_APIC_LOCK(GPP_E08, NONE, LEVEL, NONE, LOCK_CONFIG),
203 /* GPP_E09 : No heuristic was found useful */
204 PAD_CFG_NF_LOCK(GPP_E09, NONE, NF1, LOCK_CONFIG),
205 /* GPP_E10 : net NC is not present in the given design */
206 PAD_NC(GPP_E10, NONE),
207 /* GPP_E11 : [] ==> MEM_STRAP_0 */
208 PAD_CFG_GPI_LOCK(GPP_E11, NONE, LOCK_CONFIG),
209 /* GPP_E12 : [] ==> MEM_STRAP_3 */
210 PAD_CFG_GPI_LOCK(GPP_E12, NONE, LOCK_CONFIG),
211 /* GPP_E13 : [] ==> MEM_CH_SEL */
212 PAD_CFG_GPI_LOCK(GPP_E13, NONE, LOCK_CONFIG),
213 /* GPP_E14 : [] ==> SOC_EDP_HPD_L */
214 PAD_CFG_NF(GPP_E14, NONE, DEEP, NF1),
215 /* GPP_E15 : net NC is not present in the given design */
216 PAD_NC(GPP_E15, NONE),
217 /* GPP_E16 : net NC. Test pad. */
218 PAD_NC(GPP_E16, NONE),
219 /* GPP_E17 : [] ==> EN_HPS_PWR */
220 PAD_CFG_GPO(GPP_E17, 1, DEEP),
221 /* GPP_E22 : net EN_PP3300_WLAN is not present in the given design */
222 PAD_NC(GPP_E22, NONE),
223
224 /* GPP_F00 : [] ==> CNV_BRI_DT_R */
225 PAD_CFG_NF(GPP_F00, NONE, DEEP, NF1),
226 /* GPP_F01 : [] ==> CNV_BRI_RSP */
227 PAD_CFG_NF(GPP_F01, UP_20K, DEEP, NF1),
228 /* GPP_F02 : [] ==> CNV_RGI_DT_Rl */
229 PAD_CFG_NF(GPP_F02, NONE, DEEP, NF1),
230 /* GPP_F03 : [] ==> CNV_RGI_RSP */
231 PAD_CFG_NF(GPP_F03, UP_20K, DEEP, NF1),
232 /* GPP_F04 : [] ==> CNV_RF_RST_L */
233 PAD_CFG_NF(GPP_F04, NONE, DEEP, NF1),
234 /* GPP_F05 : [] ==> CNV_CLKREQ */
235 PAD_CFG_NF(GPP_F05, NONE, DEEP, NF3),
236 /* GPP_F06 : [] ==> WWAN_WLAN_COEX3 */
237 PAD_CFG_NF(GPP_F06, NONE, DEEP, NF1),
238 /* GPP_F07 : [] ==> UCAM_MCLK_R */
239 PAD_CFG_GPO(GPP_F07, 0, DEEP),
240 /* GPP_F08 : [] ==> WLAN_PERST_L */
241 PAD_CFG_GPO(GPP_F08, 1, DEEP),
242 /* GPP_F09 : No heuristic was found useful */
243 PAD_NC(GPP_F09, NONE),
244 /* GPP_F10 : [] ==> WWAN_PCIE_WAKE_ODL */
245 PAD_CFG_GPI_IRQ_WAKE(GPP_F10, NONE, PLTRST, LEVEL, INVERT),
246 /* GPP_F11 : GSP1_SOC_CLK_R */
247 PAD_CFG_NF(GPP_F11, NONE, DEEP, NF5),
248 /* GPP_F12 : GSPI1_SOC_DO_FPMCU_DI_R */
249 PAD_CFG_NF(GPP_F12, NONE, DEEP, NF5),
250 /* GPP_F13 : GSPI1_SOC_DI_FPMCU_DO_LS */
251 PAD_CFG_NF(GPP_F13, NONE, DEEP, NF5),
252 /* GPP_F14 : GSPI_SOC_DO_TCHSCR_DI */
253 PAD_NC(GPP_F14, NONE),
254 /* GPP_F15 : [] ==> GSPI_SOC_DI_TCHSCR_DO */
255 PAD_NC(GPP_F15, NONE),
256 /* GPP_F16 : [] ==> GSPI_SOC_TCHSCR_CLK */
257 PAD_NC(GPP_F16, NONE),
258 /* GPP_F17 : [] ==> GSPI1_SOC_CS_L */
259 PAD_CFG_NF(GPP_F17, NONE, DEEP, NF5),
260 /* GPP_F18 : [] ==> GSPI_SOC_TCHSCR_CS_L */
261 PAD_NC(GPP_F18, NONE),
262 /* GPP_F19 : [] ==> GPP_F19_STRAP */
263 PAD_NC(GPP_F19, NONE),
264 /* GPP_F20 : [] ==> GPP_F20_STRAP */
265 PAD_NC(GPP_F20, NONE),
266 /* GPP_F21 : [] ==> GPP_F21_STRAP */
267 PAD_NC(GPP_F21, NONE),
268 /* GPP_F22 : net NC is not present in the given design */
269 PAD_NC(GPP_F22, NONE),
270 /* GPP_F23 : net NC is not present in the given design */
271 PAD_NC(GPP_F23, NONE),
272
273 /* GPP_H00 : GPP_H00_STRAP ==> Component NC */
274 PAD_NC(GPP_H00, NONE),
275 /* GPP_H01 : GPP_H01_STRAP ==> Component NC */
276 PAD_NC(GPP_H01, NONE),
277 /* GPP_H02 : GPP_H02_STRAP ==> Component NC */
278 PAD_NC(GPP_H02, NONE),
279 /* GPP_H04 : [] ==> WWAN_WLAN_COEX1 */
280 PAD_CFG_NF(GPP_H04, NONE, DEEP, NF2),
281 /* GPP_H05 : [] ==> WWAN_WLAN_COEX2 */
282 PAD_CFG_NF(GPP_H05, NONE, DEEP, NF2),
283 /* GPP_H06 : [] ==> SOC_I2C_TCHPAD_SDA */
284 PAD_CFG_NF_LOCK(GPP_H06, NONE, NF1, LOCK_CONFIG),
285 /* GPP_H07 : [] ==> SOC_I2C_TCHPAD_SCL */
286 PAD_CFG_NF_LOCK(GPP_H07, NONE, NF1, LOCK_CONFIG),
287 /* GPP_H08 : [] ==> UART_DBG_TX_SOC_RX_R */
Kapil Porwal75817302022-07-08 14:37:05 +0000288 PAD_CFG_NF(GPP_H08, NONE, DEEP, NF1),
Tarun Tuli646802c2022-07-20 12:35:37 -0400289 /* GPP_H09 : [] ==> UART_SOC_TX_DBG_RX_R */
Kapil Porwal75817302022-07-08 14:37:05 +0000290 PAD_CFG_NF(GPP_H09, NONE, DEEP, NF1),
Tarun Tuli646802c2022-07-20 12:35:37 -0400291 /* GPP_H10 : [] ==> SOC_WP_OD */
292 PAD_CFG_GPI_GPIO_DRIVER_LOCK(GPP_H10, NONE, LOCK_CONFIG),
293 /* GPP_H11 : net NC is not present in the given design */
294 PAD_NC(GPP_H11, NONE),
295 /* GPP_H13 : [] ==> CPU_C10_GATE_L */
296 PAD_CFG_NF(GPP_H13, NONE, DEEP, NF1),
297 /* GPP_H14 : [] ==> SLP_S0_GATE_R */
298 PAD_CFG_GPO(GPP_H14, 1, PLTRST),
299 /* GPP_H15 : net NC is not present in the given design */
300 PAD_NC(GPP_H15, NONE),
301 /* GPP_H16 : [] ==> DDIB_HDMI_CTRLCLK*/
302 PAD_CFG_NF(GPP_H16, NONE, DEEP, NF1),
303 /* GPP_H17 : [] ==> DDIB_HDMI_CTRLDATA */
304 PAD_CFG_NF(GPP_H17, NONE, DEEP, NF1),
305 /* GPP_H19 : [] ==> SOC_I2C_AUD_WFC_SDA */
306 PAD_CFG_NF(GPP_H19, NONE, DEEP, NF1),
307 /* GPP_H20 : [] ==> SOC_I2C_AUD_WFC_SCL */
308 PAD_CFG_NF(GPP_H20, NONE, DEEP, NF1),
309 /* GPP_H21 : [] ==> SOC_I2C_TCHSCR_SDA */
310 PAD_CFG_NF(GPP_H21, NONE, DEEP, NF1),
311 /* GPP_H22 : [] ==> SOC_I2C_TCHSCR_SCL */
312 PAD_CFG_NF(GPP_H22, NONE, DEEP, NF1),
313
314 /* GPP_S00 : [] ==> SDW_HP_CLK */
315 PAD_CFG_NF(GPP_S00, NONE, DEEP, NF1),
316 /* GPP_S01 : [] ==> SDW_HP_DATA */
317 PAD_CFG_NF(GPP_S01, NONE, DEEP, NF1),
318 /* GPP_S02 : [] ==> DMIC_SOC_CLK0_DB_RC */
319 PAD_CFG_NF(GPP_S02, NONE, DEEP, NF3),
320 /* GPP_S03 : [] ==> DMIC_SOC_DATA0_DB_R */
321 PAD_CFG_NF(GPP_S03, NONE, DEEP, NF3),
322 /* GPP_S04 : [] ==> SDW_SPKR_CLK */
323 PAD_CFG_NF(GPP_S04, NONE, DEEP, NF1),
324 /* GPP_S05 : [] ==> SDW_SPKR_DATA */
325 PAD_CFG_NF(GPP_S05, NONE, DEEP, NF1),
326 /* GPP_S06 : [] ==> DMIC_SOC_CLK1_DB_RC */
327 PAD_CFG_NF(GPP_S06, NONE, DEEP, NF3),
328 /* GPP_S07 : [] ==> DMIC_SOC_DATA1_DB */
329 PAD_CFG_NF(GPP_S07, NONE, DEEP, NF3),
330
331 /* GPP_V00 : [] ==> BATLOW_L */
332 PAD_CFG_NF(GPP_V00, NONE, DEEP, NF1),
333 /* GPP_V01 : [] ==> ACPRESENT */
334 PAD_CFG_NF(GPP_V01, NONE, DEEP, NF1),
335 /* GPP_V02 : [] ==> EC_SOC_WAKE_ODL */
336 PAD_CFG_NF(GPP_V02, NONE, DEEP, NF1),
337 /* GPP_V03 : [] ==> EC_SOC_PWR_BTN_ODL */
338 PAD_CFG_NF(GPP_V03, NONE, DEEP, NF1),
339 /* GPP_V04 : [] ==> SLP_S3_L */
340 PAD_CFG_NF(GPP_V04, NONE, DEEP, NF1),
341 /* GPP_V05 : [] ==> SLP_S4_L */
342 PAD_CFG_NF(GPP_V05, NONE, DEEP, NF1),
343 /* GPP_V06 : [] ==> SOC_SLP_A_L */
344 PAD_CFG_NF(GPP_V06, NONE, DEEP, NF1),
345 /* GPP_V08 : [] ==> SOC_SUSCLK */
346 PAD_CFG_NF(GPP_V08, NONE, DEEP, NF1),
347 /* GPP_V09 : [] ==> SOC_SLP_WLAN_L */
348 PAD_CFG_NF(GPP_V09, NONE, DEEP, NF1),
349 /* GPP_V10 : [] ==> SLP_S5_L */
350 PAD_CFG_NF(GPP_V10, NONE, DEEP, NF1),
351 /* GPP_V11 : [] ==> SOC_GPP_V11 testpoint*/
352 PAD_NC(GPP_V11, NONE),
353 /* GPP_V12 : [] ==> SOC_SLP_LAN_L */
354 PAD_CFG_NF(GPP_V12, NONE, DEEP, NF1),
355 /* GPP_V14 : [] ==> SOC_WAKE_L */
356 PAD_CFG_NF(GPP_V14, NONE, DEEP, NF1),
357 /* GPP_V22 : [] ==> WCAM_RST_L */
358 PAD_CFG_GPO(GPP_V22, 0, DEEP),
359 /* GPP_V23 : [] ==> UCAM_RST_L */
360 PAD_CFG_GPO(GPP_V23, 0, DEEP),
Eric Lai5c027792022-05-23 16:21:36 +0800361};
362
363/* Early pad configuration in bootblock */
Tarun Tuli646802c2022-07-20 12:35:37 -0400364static const struct pad_config early_gpio_table_id0[] = {
365 /* TODO: Verify all early config in place */
366
367 /* GPP_B18 : [] ==> SOC_I2C_TPM_SDA */
368 PAD_CFG_NF(GPP_B18, NONE, DEEP, NF2),
369 /* GPP_B19 : [] ==> SOC_I2C_TPM_SCL */
370 PAD_CFG_NF(GPP_B19, NONE, DEEP, NF2),
371
372 /* GPP_H08 : [] ==> UART_DBG_TX_SOC_RX_R */
Kapil Porwal75817302022-07-08 14:37:05 +0000373 PAD_CFG_NF(GPP_H08, NONE, DEEP, NF1),
Tarun Tuli646802c2022-07-20 12:35:37 -0400374 /* GPP_H09 : [] ==> UART_SOC_TX_DBG_RX_R */
Kapil Porwal75817302022-07-08 14:37:05 +0000375 PAD_CFG_NF(GPP_H09, NONE, DEEP, NF1),
Tarun Tuli646802c2022-07-20 12:35:37 -0400376
377 /* GPP_D03 : [] ==> EN_PP3300_SD */
378 PAD_CFG_GPO(GPP_D03, 1, DEEP),
379
380 /* GPP_E13 : [] ==> MEM_CH_SEL */
381 PAD_CFG_GPI(GPP_E13, NONE, DEEP),
382
383 /* GPP_A17 : [] ==> EC_SOC_INT_ODL */
384 PAD_CFG_GPI_APIC_LOCK(GPP_A17, NONE, LEVEL, INVERT, LOCK_CONFIG),
385
386 /* GPP_A20 : [] ==> SSD_PERST_L */
387 PAD_CFG_GPO(GPP_A20, 0, DEEP),
388
389 /* GPP_H10 : [] ==> SOC_WP_OD */
390 PAD_CFG_GPI_GPIO_DRIVER_LOCK(GPP_H10, NONE, LOCK_CONFIG),
Eric Lai5c027792022-05-23 16:21:36 +0800391};
392
Tarun Tuli646802c2022-07-20 12:35:37 -0400393static const struct pad_config romstage_gpio_table_id0[] = {
394 /* A20 : [] ==> SSD_PERST_L */
395 PAD_CFG_GPO(GPP_A20, 0, DEEP),
Subrata Banik7c5a9c72022-07-06 08:58:21 +0000396};
397
398const struct pad_config *variant_gpio_table(size_t *num)
Eric Lai5c027792022-05-23 16:21:36 +0800399{
Tarun Tuli646802c2022-07-20 12:35:37 -0400400 const uint32_t id = board_id();
401 switch (id) {
402 case 0:
403 *num = ARRAY_SIZE(gpio_table_id0);
404 return gpio_table_id0;
405
406 case BOARD_ID_UNKNOWN:
407 default:
408 printk(BIOS_ERR, "board_id() not found. Unable to load gpio table.\n");
409 *num = 0;
410 return NULL;
411 }
Eric Lai5c027792022-05-23 16:21:36 +0800412}
413
Subrata Banik7c5a9c72022-07-06 08:58:21 +0000414const struct pad_config *variant_early_gpio_table(size_t *num)
Eric Lai5c027792022-05-23 16:21:36 +0800415{
Tarun Tuli646802c2022-07-20 12:35:37 -0400416 const uint32_t id = board_id();
417 switch (id) {
418 case 0:
419 *num = ARRAY_SIZE(early_gpio_table_id0);
420 return early_gpio_table_id0;
421
422 case BOARD_ID_UNKNOWN:
423 default:
424 printk(BIOS_ERR, "board_id() not found. Unable to load early gpio table.\n");
425 *num = 0;
426 return NULL;
427 }
Eric Lai5c027792022-05-23 16:21:36 +0800428}
429
430/* Create the stub for romstage gpio, typically use for power sequence */
Subrata Banik7c5a9c72022-07-06 08:58:21 +0000431const struct pad_config *variant_romstage_gpio_table(size_t *num)
Eric Lai5c027792022-05-23 16:21:36 +0800432{
Tarun Tuli646802c2022-07-20 12:35:37 -0400433 const uint32_t id = board_id();
434 switch (id) {
435 case 0:
436 *num = ARRAY_SIZE(romstage_gpio_table_id0);
437 return romstage_gpio_table_id0;
438
439 case BOARD_ID_UNKNOWN:
440 default:
441 printk(BIOS_ERR,
442 "board_id() not found. Unable to load romstage gpio table.\n");
443 *num = 0;
444 return NULL;
445 }
Eric Lai5c027792022-05-23 16:21:36 +0800446}
Eric Lai366fba22022-05-24 09:25:57 +0800447
Tarun Tuli646802c2022-07-20 12:35:37 -0400448static const struct cros_gpio cros_gpios[] = {};
Eric Lai366fba22022-05-24 09:25:57 +0800449
450DECLARE_WEAK_CROS_GPIOS(cros_gpios);