blob: 75e40622cd81fcc3104b75625a1d4c9e0639fc3c [file] [log] [blame]
Eric Lai5c027792022-05-23 16:21:36 +08001/* SPDX-License-Identifier: GPL-2.0-or-later */
2
Kevin Chowski34aa6392022-08-17 14:55:49 -06003/* This header block is used to supply information to arbitrage, a
4 * google-internal tool. Updating it incorrectly will lead to issues,
5 * so please don't update it unless a change is specifically required.
6 * BaseID: 3EC4CE58201758F4
7 * Overrides: c826ba419f06f9df9cded8e60633253ddc7b60ff
8 */
9
Eric Lai5c027792022-05-23 16:21:36 +080010#include <baseboard/gpio.h>
11#include <baseboard/variants.h>
12#include <soc/gpio.h>
Tarun Tuli646802c2022-07-20 12:35:37 -040013#include <console/console.h>
14#include <boardid.h>
Eric Lai5c027792022-05-23 16:21:36 +080015
16/* Pad configuration in ramstage */
Tarun Tuli646802c2022-07-20 12:35:37 -040017static const struct pad_config gpio_table_id0[] = {
18 /* GPP_A00 : GPP_A00 ==> ESPI_SOC_IO0_R configured on reset, do not touch */
19 /* GPP_A01 : GPP_A01 ==> ESPI_SOC_IO1_R configured on reset, do not touch */
20 /* GPP_A02 : GPP_A02 ==> ESPI_SOC_IO2_R configured on reset, do not touch */
21 /* GPP_A03 : GPP_A03 ==> ESPI_SOC_IO3_R configured on reset, do not touch */
22 /* GPP_A04 : GPP_A04 ==> ESPI_SOC_CS0_L configured on reset, do not touch */
23 /* GPP_A05 : GPP_A05 ==> ESPI_SOC_CLK_R configured on reset, do not touch */
24 /* GPP_A06 : GPP_A06 ==> ESPI_SOC_RESET_L configured on reset, do not touch */
25 /* GPP_A11 : [] ==> EN_UCAM_SENR_PWR */
26 PAD_CFG_GPO(GPP_A11, 0, DEEP),
27 /* GPP_A12 : [] ==> EN_UCAM_PWR */
28 PAD_CFG_GPO(GPP_A12, 0, DEEP),
29 /* GPP_A13 : [] ==> SD_PE_LS_PRSNT_L */
30 PAD_CFG_GPI_LOCK(GPP_A13, NONE, LOCK_CONFIG),
31 /* GPP_A14 : [] ==> WWAN_RF_DISABLE_ODL */
32 PAD_CFG_GPO(GPP_A14, 1, DEEP),
33 /* GPP_A15 : [] ==> WWAN_RST_L */
34 PAD_CFG_GPO(GPP_A15, 1, DEEP),
35 /* GPP_A16 : GPP_A16 ==> ESPI_SOC_ALERT_L configured on reset, do not touch */
36 /* GPP_A17 : [] ==> EC_SOC_INT_ODL */
37 PAD_CFG_GPI_IRQ_WAKE(GPP_A17, NONE, PLTRST, LEVEL, INVERT),
38 /* GPP_A18 : [] ==> CAM_PSW_L */
39 PAD_CFG_GPI_INT_LOCK(GPP_A18, NONE, EDGE_BOTH, LOCK_CONFIG),
40 /* GPP_A19 : [] ==> EN_PP3300_SSD */
41 PAD_CFG_GPO(GPP_A19, 1, DEEP),
42 /* GPP_A20 : [] ==> SSD_PERST_L */
43 PAD_CFG_GPO_LOCK(GPP_A20, 1, LOCK_CONFIG),
44 /* GPP_A21 : [] ==> WWAN_CONFIG2 */
45 PAD_CFG_GPI(GPP_A21, NONE, DEEP),
46
47 /* GPP_B00 : [] ==> TCHPAD_INT_ODL_LS */
48 PAD_CFG_GPI_IRQ_WAKE_LOCK(GPP_B00, NONE, LEVEL, INVERT, LOCK_CONFIG),
49 /* GPP_B01 : [] ==> BT_DISABLE_L */
50 PAD_CFG_GPO(GPP_B01, 1, DEEP),
51 /* GPP_B02 : net NC is not present in the given design */
52 PAD_NC(GPP_B02, NONE),
53 /* GPP_B03 : net NC is not present in the given design */
54 PAD_NC(GPP_B03, NONE),
55 /* GPP_B04 : GPP_B04_STRAP ==> Component NC */
56 PAD_NC(GPP_B04, NONE),
57 /* GPP_B05 : net NC is not present in the given design */
58 PAD_NC(GPP_B05, NONE),
59 /* GPP_B06 : net NC is not present in the given design */
60 PAD_CFG_GPI_INT(GPP_B06, NONE, PLTRST, EDGE_BOTH),
61 /* GPP_B07 : net NC is not present in the given design */
62 PAD_NC(GPP_B07, NONE),
63 /* GPP_B08 : net NC is not present in the given design */
64 PAD_NC(GPP_B08, NONE),
65 /* GPP_B09 : [] ==> EN_FCAM_PWR */
66 PAD_CFG_GPO(GPP_B09, 0, DEEP),
67 /* GPP_B10 : [] ==> WIFI_DISABLE_L */
68 PAD_CFG_GPO(GPP_B10, 1, DEEP),
69 /* GPP_B11 : [] ==> EN_FP_PWR */
70 PAD_CFG_GPO_LOCK(GPP_B11, 1, LOCK_CONFIG),
71 /* GPP_B12 : [] ==> SLP_SO_R_L */
72 PAD_CFG_NF(GPP_B12, NONE, DEEP, NF1),
73 /* GPP_B13 : [] ==> PLT_RST_L */
74 PAD_CFG_NF(GPP_B13, NONE, DEEP, NF1),
75 /* GPP_B14 : GPP_B14_STRAP ==> Component NC */
76 PAD_NC(GPP_B14, NONE),
77 /* GPP_B15 : [] ==> USB_OC3# */
78 PAD_CFG_NF_LOCK(GPP_B15, NONE, NF1, LOCK_CONFIG),
79 /* GPP_B16 : No heuristic was found useful */
80 PAD_NC(GPP_B16, NONE),
81 /* GPP_B17 : [] ==> EN_WWAN_PWR */
82 PAD_CFG_GPO(GPP_B17, 1, DEEP),
83 /* GPP_B18 : [] ==> SOC_I2C_TPM_SDA */
84 PAD_CFG_NF_LOCK(GPP_B18, NONE, NF2, LOCK_CONFIG),
85 /* GPP_B19 : [] ==> SOC_I2C_TPM_SCL */
86 PAD_CFG_NF_LOCK(GPP_B19, NONE, NF2, LOCK_CONFIG),
87 /* GPP_B20 : [] ==> SOC_I2C_MISC_SDA */
88 PAD_CFG_NF_LOCK(GPP_B20, NONE, NF2, LOCK_CONFIG),
89 /* GPP_B21 : [] ==> SOC_I2C_MISC_SCL */
90 PAD_CFG_NF_LOCK(GPP_B21, NONE, NF2, LOCK_CONFIG),
91 /* GPP_B22 : [] ==> USB4_RT_FORCE_PWR */
92 PAD_CFG_GPO(GPP_B22, 0, DEEP),
93 /* GPP_B23 : [] ==> WWAN_CONFIG0 */
94 PAD_CFG_GPI_LOCK(GPP_B23, NONE, LOCK_CONFIG),
95
96 /* GPP_C00 : [] ==> EN_PP3300_TCHSCR */
97 PAD_CFG_GPO(GPP_C00, 1, DEEP),
98 /* GPP_C01 : [] ==> USI_RST_L */
99 PAD_CFG_GPO(GPP_C01, 0, DEEP),
100 /* GPP_C02 : GPP_C02_STRAP ==> Component NC */
101 PAD_NC(GPP_C02, NONE),
102 /* GPP_C03 : [] ==> EN_WCAM_SENR_PWR */
103 PAD_CFG_GPO_LOCK(GPP_C03, 0, LOCK_CONFIG),
104 /* GPP_C04 : [] ==> EN_WCAM_PWR */
105 PAD_CFG_GPO_LOCK(GPP_C04, 0, LOCK_CONFIG),
106 /* GPP_C05 : [] ==> WWAN_PERST_L_STRAP */
107 PAD_CFG_GPO(GPP_C05, 0, PLTRST),
108 /* GPP_C06 : [] ==> USI_REPORT_EN */
109 PAD_CFG_GPO(GPP_C06, 0, DEEP),
110 /* GPP_C07 : [] ==> USI_INT */
111 PAD_CFG_GPI_APIC(GPP_C07, NONE, PLTRST, LEVEL, NONE),
112 /* GPP_C08 : No heuristic was found useful */
113 PAD_NC(GPP_C08, NONE),
114 /* GPP_C09 : net NC is not present in the given design */
115 PAD_NC(GPP_C09, NONE),
116 /* GPP_C10 : net NC is not present in the given design */
117 PAD_NC(GPP_C10, NONE),
118 /* GPP_C11 : [] ==> SD_CLKREQ_ODL */
119 PAD_CFG_NF(GPP_C11, NONE, DEEP, NF1),
120 /* GPP_C12 : [] ==> WWAN_CLKREQ_ODL */
121 PAD_CFG_NF(GPP_C12, NONE, DEEP, NF1),
122 /* GPP_C13 : [] ==> SSD_CLKREQ_ODL */
123 PAD_CFG_NF(GPP_C13, NONE, DEEP, NF1),
124 /* GPP_C15 : [] ==> GPP_C15_STRAP */
125 PAD_NC(GPP_C15, NONE),
126 /* GPP_C16 : [] ==> USB_C0_LSX_TX */
127 PAD_CFG_NF(GPP_C16, NONE, DEEP, NF1),
128 /* GPP_C17 : [] ==> USB_C0_LSX_RX */
129 PAD_CFG_NF(GPP_C17, NONE, DEEP, NF1),
130 /* GPP_C18 : [] ==> USB_C0_AUX_DC_P */
131 PAD_CFG_NF(GPP_C18, NONE, DEEP, NF6),
132 /* GPP_C19 : [] ==> USB_C0_AUX_DC_N */
133 PAD_CFG_NF(GPP_C19, NONE, DEEP, NF6),
134 /* GPP_C20 : [] ==> USB_C1_LSX_TX */
135 PAD_CFG_NF(GPP_C20, NONE, DEEP, NF1),
136 /* GPP_C21 : [] ==> USB_C1_LSX_RX */
137 PAD_CFG_NF(GPP_C21, NONE, DEEP, NF1),
138 /* GPP_C22 : [] ==> SOC_FP_BOOT0 */
139 PAD_CFG_GPO_LOCK(GPP_C22, 0, LOCK_CONFIG),
140 /* GPP_C23 : [] ==> FP_RST_ODL */
141 PAD_CFG_GPO_LOCK(GPP_C23, 1, LOCK_CONFIG),
142
143 /* GPP_D00 : WCAM_MCLK_R */
144 PAD_CFG_NF(GPP_D00, NONE, DEEP, NF1),
145 /* GPP_D01 : [] ==> SD_PE_WAKE_ODL */
146 PAD_CFG_GPI_LOCK(GPP_D01, NONE, LOCK_CONFIG),
147 /* GPP_D02 : [] ==> SD_PERST_L */
148 PAD_CFG_GPO_LOCK(GPP_D02, 1, LOCK_CONFIG),
149 /* GPP_D03 : [] ==> EN_PP3300_SD */
150 PAD_CFG_GPO_LOCK(GPP_D03, 1, LOCK_CONFIG),
151 /* GPP_D04 : [] ==> EN_SPKR */
152 PAD_CFG_GPO(GPP_D04, 1, DEEP),
153 /* GPP_D05 : net NC. Test pad. */
154 PAD_NC(GPP_D05, NONE),
155 /* GPP_D06 : net NC. Test pad.*/
156 PAD_NC(GPP_D06, NONE),
157 /* GPP_D07 : net NC. Test pad. */
158 PAD_NC(GPP_D07, NONE),
159 /* GPP_D08 : net NC. Test pad. */
160 PAD_NC(GPP_D08, NONE),
161 /* GPP_D09 : [] ==> I2S_MCLK_R */
162 PAD_CFG_NF(GPP_D09, NONE, DEEP, NF2),
163 /* GPP_D10 : [] ==> I2S_SPKR_SCLK_R */
164 PAD_CFG_NF(GPP_D10, NONE, DEEP, NF2),
165 /* GPP_D11 : [] ==> I2S_SPKR_SFRM_R */
166 PAD_CFG_NF(GPP_D11, NONE, DEEP, NF2),
167 /* GPP_D12 : [] ==> I2S_SOC_TX_SPKR_RX_R_STRAP */
168 PAD_CFG_NF(GPP_D12, DN_20K, DEEP, NF2),
169 /* GPP_D13 : [] ==> I2S_SOC_RX_SPKR_TX */
170 PAD_CFG_NF(GPP_D13, NONE, DEEP, NF2),
171 /* GPP_D14 : [] ==> I2S_HP_SCLK_R */
172 PAD_CFG_NF(GPP_D14, NONE, DEEP, NF2),
173 /* GPP_D15 : [] ==> I2S_HP_SFRM_R */
174 PAD_CFG_NF(GPP_D15, NONE, DEEP, NF2),
175 /* GPP_D16 : [] ==> I2S_SOC_TX_HP_RX_R */
176 PAD_CFG_NF(GPP_D16, NONE, DEEP, NF2),
177 /* GPP_D17 : [] ==> I2S_SOC_RX_HP_TX */
178 PAD_CFG_NF(GPP_D17, NONE, DEEP, NF2),
179 /* GPP_D18 : net NC is not present in the given design */
180 PAD_NC(GPP_D18, NONE),
181 /* GPP_D19 : net NC is not present in the given design */
182 PAD_NC(GPP_D19, NONE),
183 /* GPP_D20 : net NC is not present in the given design */
184 PAD_NC(GPP_D20, NONE),
185 /* GPP_D21 : [] ==> WLAN_CLKREQ_ODLl */
186 PAD_CFG_NF(GPP_D21, NONE, DEEP, NF2),
187 /* GPP_D22 : net NC is not present in the given design */
188 PAD_NC(GPP_D22, NONE),
189 /* GPP_D23 : net NC is not present in the given design */
190 PAD_NC(GPP_D23, NONE),
191
192 /* GPP_E00 : [] ==> SAR1_INT_L */
193 PAD_CFG_GPI_APIC(GPP_E00, NONE, PLTRST, LEVEL, NONE),
194 /* GPP_E01 : MEM_STRAP_2 ==> Component NC */
195 PAD_CFG_GPI_LOCK(GPP_E01, NONE, LOCK_CONFIG),
196 /* GPP_E02 : MEM_STRAP_1 ==> Component NC */
197 PAD_CFG_GPI_LOCK(GPP_E02, NONE, LOCK_CONFIG),
198 /* GPP_E03 : [] ==> GSC_SOC_INT_ODL */
199 PAD_CFG_GPI_APIC_LOCK(GPP_E03, NONE, LEVEL, INVERT, LOCK_CONFIG),
200 /* GPP_E04 : [] ==> HPS_INT_L */
201 PAD_CFG_GPI_IRQ_WAKE(GPP_E04, NONE, PLTRST, LEVEL, NONE),
202 /* GPP_E05 : [] ==> USB_A0_RT_RST_ODL */
203 PAD_CFG_GPO(GPP_E05, 1, DEEP),
204 /* GPP_E06 : GPP_E06_STRAP ==> Component NC */
205 PAD_NC(GPP_E06, NONE),
206 /* GPP_E07 : [] ==> WWAN_FCPO_L */
207 PAD_CFG_GPO(GPP_E07, 1, DEEP),
208 /* GPP_E08 : [] ==> SAR2_INT_L */
209 PAD_CFG_GPI_APIC_LOCK(GPP_E08, NONE, LEVEL, NONE, LOCK_CONFIG),
210 /* GPP_E09 : No heuristic was found useful */
211 PAD_CFG_NF_LOCK(GPP_E09, NONE, NF1, LOCK_CONFIG),
212 /* GPP_E10 : net NC is not present in the given design */
213 PAD_NC(GPP_E10, NONE),
214 /* GPP_E11 : [] ==> MEM_STRAP_0 */
215 PAD_CFG_GPI_LOCK(GPP_E11, NONE, LOCK_CONFIG),
216 /* GPP_E12 : [] ==> MEM_STRAP_3 */
217 PAD_CFG_GPI_LOCK(GPP_E12, NONE, LOCK_CONFIG),
218 /* GPP_E13 : [] ==> MEM_CH_SEL */
219 PAD_CFG_GPI_LOCK(GPP_E13, NONE, LOCK_CONFIG),
220 /* GPP_E14 : [] ==> SOC_EDP_HPD_L */
221 PAD_CFG_NF(GPP_E14, NONE, DEEP, NF1),
222 /* GPP_E15 : net NC is not present in the given design */
223 PAD_NC(GPP_E15, NONE),
224 /* GPP_E16 : net NC. Test pad. */
225 PAD_NC(GPP_E16, NONE),
226 /* GPP_E17 : [] ==> EN_HPS_PWR */
227 PAD_CFG_GPO(GPP_E17, 1, DEEP),
228 /* GPP_E22 : net EN_PP3300_WLAN is not present in the given design */
229 PAD_NC(GPP_E22, NONE),
230
231 /* GPP_F00 : [] ==> CNV_BRI_DT_R */
232 PAD_CFG_NF(GPP_F00, NONE, DEEP, NF1),
233 /* GPP_F01 : [] ==> CNV_BRI_RSP */
234 PAD_CFG_NF(GPP_F01, UP_20K, DEEP, NF1),
235 /* GPP_F02 : [] ==> CNV_RGI_DT_Rl */
236 PAD_CFG_NF(GPP_F02, NONE, DEEP, NF1),
237 /* GPP_F03 : [] ==> CNV_RGI_RSP */
238 PAD_CFG_NF(GPP_F03, UP_20K, DEEP, NF1),
239 /* GPP_F04 : [] ==> CNV_RF_RST_L */
240 PAD_CFG_NF(GPP_F04, NONE, DEEP, NF1),
241 /* GPP_F05 : [] ==> CNV_CLKREQ */
242 PAD_CFG_NF(GPP_F05, NONE, DEEP, NF3),
243 /* GPP_F06 : [] ==> WWAN_WLAN_COEX3 */
244 PAD_CFG_NF(GPP_F06, NONE, DEEP, NF1),
245 /* GPP_F07 : [] ==> UCAM_MCLK_R */
246 PAD_CFG_GPO(GPP_F07, 0, DEEP),
247 /* GPP_F08 : [] ==> WLAN_PERST_L */
248 PAD_CFG_GPO(GPP_F08, 1, DEEP),
249 /* GPP_F09 : No heuristic was found useful */
250 PAD_NC(GPP_F09, NONE),
251 /* GPP_F10 : [] ==> WWAN_PCIE_WAKE_ODL */
252 PAD_CFG_GPI_IRQ_WAKE(GPP_F10, NONE, PLTRST, LEVEL, INVERT),
253 /* GPP_F11 : GSP1_SOC_CLK_R */
254 PAD_CFG_NF(GPP_F11, NONE, DEEP, NF5),
255 /* GPP_F12 : GSPI1_SOC_DO_FPMCU_DI_R */
256 PAD_CFG_NF(GPP_F12, NONE, DEEP, NF5),
257 /* GPP_F13 : GSPI1_SOC_DI_FPMCU_DO_LS */
258 PAD_CFG_NF(GPP_F13, NONE, DEEP, NF5),
259 /* GPP_F14 : GSPI_SOC_DO_TCHSCR_DI */
260 PAD_NC(GPP_F14, NONE),
261 /* GPP_F15 : [] ==> GSPI_SOC_DI_TCHSCR_DO */
262 PAD_NC(GPP_F15, NONE),
263 /* GPP_F16 : [] ==> GSPI_SOC_TCHSCR_CLK */
264 PAD_NC(GPP_F16, NONE),
265 /* GPP_F17 : [] ==> GSPI1_SOC_CS_L */
266 PAD_CFG_NF(GPP_F17, NONE, DEEP, NF5),
267 /* GPP_F18 : [] ==> GSPI_SOC_TCHSCR_CS_L */
268 PAD_NC(GPP_F18, NONE),
269 /* GPP_F19 : [] ==> GPP_F19_STRAP */
270 PAD_NC(GPP_F19, NONE),
271 /* GPP_F20 : [] ==> GPP_F20_STRAP */
272 PAD_NC(GPP_F20, NONE),
273 /* GPP_F21 : [] ==> GPP_F21_STRAP */
274 PAD_NC(GPP_F21, NONE),
275 /* GPP_F22 : net NC is not present in the given design */
276 PAD_NC(GPP_F22, NONE),
277 /* GPP_F23 : net NC is not present in the given design */
278 PAD_NC(GPP_F23, NONE),
279
280 /* GPP_H00 : GPP_H00_STRAP ==> Component NC */
281 PAD_NC(GPP_H00, NONE),
282 /* GPP_H01 : GPP_H01_STRAP ==> Component NC */
283 PAD_NC(GPP_H01, NONE),
284 /* GPP_H02 : GPP_H02_STRAP ==> Component NC */
285 PAD_NC(GPP_H02, NONE),
286 /* GPP_H04 : [] ==> WWAN_WLAN_COEX1 */
287 PAD_CFG_NF(GPP_H04, NONE, DEEP, NF2),
288 /* GPP_H05 : [] ==> WWAN_WLAN_COEX2 */
289 PAD_CFG_NF(GPP_H05, NONE, DEEP, NF2),
290 /* GPP_H06 : [] ==> SOC_I2C_TCHPAD_SDA */
291 PAD_CFG_NF_LOCK(GPP_H06, NONE, NF1, LOCK_CONFIG),
292 /* GPP_H07 : [] ==> SOC_I2C_TCHPAD_SCL */
293 PAD_CFG_NF_LOCK(GPP_H07, NONE, NF1, LOCK_CONFIG),
294 /* GPP_H08 : [] ==> UART_DBG_TX_SOC_RX_R */
Kapil Porwal75817302022-07-08 14:37:05 +0000295 PAD_CFG_NF(GPP_H08, NONE, DEEP, NF1),
Tarun Tuli646802c2022-07-20 12:35:37 -0400296 /* GPP_H09 : [] ==> UART_SOC_TX_DBG_RX_R */
Kapil Porwal75817302022-07-08 14:37:05 +0000297 PAD_CFG_NF(GPP_H09, NONE, DEEP, NF1),
Tarun Tuli646802c2022-07-20 12:35:37 -0400298 /* GPP_H10 : [] ==> SOC_WP_OD */
299 PAD_CFG_GPI_GPIO_DRIVER_LOCK(GPP_H10, NONE, LOCK_CONFIG),
300 /* GPP_H11 : net NC is not present in the given design */
301 PAD_NC(GPP_H11, NONE),
302 /* GPP_H13 : [] ==> CPU_C10_GATE_L */
303 PAD_CFG_NF(GPP_H13, NONE, DEEP, NF1),
304 /* GPP_H14 : [] ==> SLP_S0_GATE_R */
305 PAD_CFG_GPO(GPP_H14, 1, PLTRST),
306 /* GPP_H15 : net NC is not present in the given design */
307 PAD_NC(GPP_H15, NONE),
308 /* GPP_H16 : [] ==> DDIB_HDMI_CTRLCLK*/
309 PAD_CFG_NF(GPP_H16, NONE, DEEP, NF1),
310 /* GPP_H17 : [] ==> DDIB_HDMI_CTRLDATA */
311 PAD_CFG_NF(GPP_H17, NONE, DEEP, NF1),
312 /* GPP_H19 : [] ==> SOC_I2C_AUD_WFC_SDA */
313 PAD_CFG_NF(GPP_H19, NONE, DEEP, NF1),
314 /* GPP_H20 : [] ==> SOC_I2C_AUD_WFC_SCL */
315 PAD_CFG_NF(GPP_H20, NONE, DEEP, NF1),
316 /* GPP_H21 : [] ==> SOC_I2C_TCHSCR_SDA */
317 PAD_CFG_NF(GPP_H21, NONE, DEEP, NF1),
318 /* GPP_H22 : [] ==> SOC_I2C_TCHSCR_SCL */
319 PAD_CFG_NF(GPP_H22, NONE, DEEP, NF1),
320
321 /* GPP_S00 : [] ==> SDW_HP_CLK */
322 PAD_CFG_NF(GPP_S00, NONE, DEEP, NF1),
323 /* GPP_S01 : [] ==> SDW_HP_DATA */
324 PAD_CFG_NF(GPP_S01, NONE, DEEP, NF1),
325 /* GPP_S02 : [] ==> DMIC_SOC_CLK0_DB_RC */
326 PAD_CFG_NF(GPP_S02, NONE, DEEP, NF3),
327 /* GPP_S03 : [] ==> DMIC_SOC_DATA0_DB_R */
328 PAD_CFG_NF(GPP_S03, NONE, DEEP, NF3),
329 /* GPP_S04 : [] ==> SDW_SPKR_CLK */
330 PAD_CFG_NF(GPP_S04, NONE, DEEP, NF1),
331 /* GPP_S05 : [] ==> SDW_SPKR_DATA */
332 PAD_CFG_NF(GPP_S05, NONE, DEEP, NF1),
333 /* GPP_S06 : [] ==> DMIC_SOC_CLK1_DB_RC */
334 PAD_CFG_NF(GPP_S06, NONE, DEEP, NF3),
335 /* GPP_S07 : [] ==> DMIC_SOC_DATA1_DB */
336 PAD_CFG_NF(GPP_S07, NONE, DEEP, NF3),
337
338 /* GPP_V00 : [] ==> BATLOW_L */
339 PAD_CFG_NF(GPP_V00, NONE, DEEP, NF1),
340 /* GPP_V01 : [] ==> ACPRESENT */
341 PAD_CFG_NF(GPP_V01, NONE, DEEP, NF1),
342 /* GPP_V02 : [] ==> EC_SOC_WAKE_ODL */
343 PAD_CFG_NF(GPP_V02, NONE, DEEP, NF1),
344 /* GPP_V03 : [] ==> EC_SOC_PWR_BTN_ODL */
345 PAD_CFG_NF(GPP_V03, NONE, DEEP, NF1),
346 /* GPP_V04 : [] ==> SLP_S3_L */
347 PAD_CFG_NF(GPP_V04, NONE, DEEP, NF1),
348 /* GPP_V05 : [] ==> SLP_S4_L */
349 PAD_CFG_NF(GPP_V05, NONE, DEEP, NF1),
350 /* GPP_V06 : [] ==> SOC_SLP_A_L */
351 PAD_CFG_NF(GPP_V06, NONE, DEEP, NF1),
352 /* GPP_V08 : [] ==> SOC_SUSCLK */
353 PAD_CFG_NF(GPP_V08, NONE, DEEP, NF1),
354 /* GPP_V09 : [] ==> SOC_SLP_WLAN_L */
355 PAD_CFG_NF(GPP_V09, NONE, DEEP, NF1),
356 /* GPP_V10 : [] ==> SLP_S5_L */
357 PAD_CFG_NF(GPP_V10, NONE, DEEP, NF1),
358 /* GPP_V11 : [] ==> SOC_GPP_V11 testpoint*/
359 PAD_NC(GPP_V11, NONE),
360 /* GPP_V12 : [] ==> SOC_SLP_LAN_L */
361 PAD_CFG_NF(GPP_V12, NONE, DEEP, NF1),
362 /* GPP_V14 : [] ==> SOC_WAKE_L */
363 PAD_CFG_NF(GPP_V14, NONE, DEEP, NF1),
364 /* GPP_V22 : [] ==> WCAM_RST_L */
365 PAD_CFG_GPO(GPP_V22, 0, DEEP),
366 /* GPP_V23 : [] ==> UCAM_RST_L */
367 PAD_CFG_GPO(GPP_V23, 0, DEEP),
Eric Lai5c027792022-05-23 16:21:36 +0800368};
369
370/* Early pad configuration in bootblock */
Tarun Tuli646802c2022-07-20 12:35:37 -0400371static const struct pad_config early_gpio_table_id0[] = {
Tarun Tuli646802c2022-07-20 12:35:37 -0400372 /* GPP_B18 : [] ==> SOC_I2C_TPM_SDA */
373 PAD_CFG_NF(GPP_B18, NONE, DEEP, NF2),
374 /* GPP_B19 : [] ==> SOC_I2C_TPM_SCL */
375 PAD_CFG_NF(GPP_B19, NONE, DEEP, NF2),
376
Kapil Porwal2c822ab2022-08-24 12:53:44 +0000377 /* GPP_E03 : [] ==> GSC_SOC_INT_ODL */
378 PAD_CFG_GPI_APIC(GPP_E03, NONE, PLTRST, LEVEL, INVERT),
379
Tarun Tuli646802c2022-07-20 12:35:37 -0400380 /* GPP_H08 : [] ==> UART_DBG_TX_SOC_RX_R */
Kapil Porwal75817302022-07-08 14:37:05 +0000381 PAD_CFG_NF(GPP_H08, NONE, DEEP, NF1),
Tarun Tuli646802c2022-07-20 12:35:37 -0400382 /* GPP_H09 : [] ==> UART_SOC_TX_DBG_RX_R */
Kapil Porwal75817302022-07-08 14:37:05 +0000383 PAD_CFG_NF(GPP_H09, NONE, DEEP, NF1),
Tarun Tuli646802c2022-07-20 12:35:37 -0400384
385 /* GPP_D03 : [] ==> EN_PP3300_SD */
386 PAD_CFG_GPO(GPP_D03, 1, DEEP),
387
388 /* GPP_E13 : [] ==> MEM_CH_SEL */
389 PAD_CFG_GPI(GPP_E13, NONE, DEEP),
390
391 /* GPP_A17 : [] ==> EC_SOC_INT_ODL */
392 PAD_CFG_GPI_APIC_LOCK(GPP_A17, NONE, LEVEL, INVERT, LOCK_CONFIG),
393
394 /* GPP_A20 : [] ==> SSD_PERST_L */
395 PAD_CFG_GPO(GPP_A20, 0, DEEP),
396
397 /* GPP_H10 : [] ==> SOC_WP_OD */
398 PAD_CFG_GPI_GPIO_DRIVER_LOCK(GPP_H10, NONE, LOCK_CONFIG),
Eric Lai5c027792022-05-23 16:21:36 +0800399};
400
Tarun Tuli1c718512022-08-04 09:27:16 -0400401/* Default/Minimal early pad configuration if we can't find board_id */
402static const struct pad_config default_early_gpio_table[] = {
403 /* GPP_B18 : [] ==> SOC_I2C_TPM_SDA */
404 PAD_CFG_NF(GPP_B18, NONE, DEEP, NF2),
405 /* GPP_B19 : [] ==> SOC_I2C_TPM_SCL */
406 PAD_CFG_NF(GPP_B19, NONE, DEEP, NF2),
Kapil Porwal2c822ab2022-08-24 12:53:44 +0000407 /* GPP_E03 : [] ==> GSC_SOC_INT_ODL */
408 PAD_CFG_GPI_APIC(GPP_E03, NONE, PLTRST, LEVEL, INVERT),
Tarun Tuli1c718512022-08-04 09:27:16 -0400409
410 /* GPP_H08 : [] ==> UART_DBG_TX_SOC_RX_R */
411 PAD_CFG_NF(GPP_H08, NONE, DEEP, NF1),
412 /* GPP_H09 : [] ==> UART_SOC_TX_DBG_RX_R */
413 PAD_CFG_NF(GPP_H09, NONE, DEEP, NF1),
414};
415
Tarun Tuli646802c2022-07-20 12:35:37 -0400416static const struct pad_config romstage_gpio_table_id0[] = {
417 /* A20 : [] ==> SSD_PERST_L */
418 PAD_CFG_GPO(GPP_A20, 0, DEEP),
Subrata Banik7c5a9c72022-07-06 08:58:21 +0000419};
420
421const struct pad_config *variant_gpio_table(size_t *num)
Eric Lai5c027792022-05-23 16:21:36 +0800422{
Tarun Tuli646802c2022-07-20 12:35:37 -0400423 const uint32_t id = board_id();
424 switch (id) {
425 case 0:
426 *num = ARRAY_SIZE(gpio_table_id0);
427 return gpio_table_id0;
428
429 case BOARD_ID_UNKNOWN:
430 default:
431 printk(BIOS_ERR, "board_id() not found. Unable to load gpio table.\n");
432 *num = 0;
433 return NULL;
434 }
Eric Lai5c027792022-05-23 16:21:36 +0800435}
436
Subrata Banik7c5a9c72022-07-06 08:58:21 +0000437const struct pad_config *variant_early_gpio_table(size_t *num)
Eric Lai5c027792022-05-23 16:21:36 +0800438{
Tarun Tuli646802c2022-07-20 12:35:37 -0400439 const uint32_t id = board_id();
440 switch (id) {
441 case 0:
442 *num = ARRAY_SIZE(early_gpio_table_id0);
443 return early_gpio_table_id0;
444
445 case BOARD_ID_UNKNOWN:
446 default:
Tarun Tuli1c718512022-08-04 09:27:16 -0400447 printk(BIOS_ERR, "board_id() not found. Loading default early gpio table.\n");
448 *num = ARRAY_SIZE(default_early_gpio_table);
449 return default_early_gpio_table;
Tarun Tuli646802c2022-07-20 12:35:37 -0400450 }
Eric Lai5c027792022-05-23 16:21:36 +0800451}
452
453/* Create the stub for romstage gpio, typically use for power sequence */
Subrata Banik7c5a9c72022-07-06 08:58:21 +0000454const struct pad_config *variant_romstage_gpio_table(size_t *num)
Eric Lai5c027792022-05-23 16:21:36 +0800455{
Tarun Tuli646802c2022-07-20 12:35:37 -0400456 const uint32_t id = board_id();
457 switch (id) {
458 case 0:
459 *num = ARRAY_SIZE(romstage_gpio_table_id0);
460 return romstage_gpio_table_id0;
461
462 case BOARD_ID_UNKNOWN:
463 default:
464 printk(BIOS_ERR,
465 "board_id() not found. Unable to load romstage gpio table.\n");
466 *num = 0;
467 return NULL;
468 }
Eric Lai5c027792022-05-23 16:21:36 +0800469}
Eric Lai366fba22022-05-24 09:25:57 +0800470
Tarun Tuli646802c2022-07-20 12:35:37 -0400471static const struct cros_gpio cros_gpios[] = {};
Eric Lai366fba22022-05-24 09:25:57 +0800472
473DECLARE_WEAK_CROS_GPIOS(cros_gpios);