blob: 77165f69316989584d8b760ce9ca735f5d2fe6cc [file] [log] [blame]
Stefan Reinauer00636b02012-04-04 00:08:51 +02001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2007-2008 coresystems GmbH
5 * Copyright (C) 2011 Google Inc.
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; version 2 of the License.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
Stefan Reinauer00636b02012-04-04 00:08:51 +020015 */
16
17#ifndef __NORTHBRIDGE_INTEL_SANDYBRIDGE_SANDYBRIDGE_H__
Edward O'Callaghan089a5102015-01-06 02:48:57 +110018#define __NORTHBRIDGE_INTEL_SANDYBRIDGE_SANDYBRIDGE_H__
Stefan Reinauer00636b02012-04-04 00:08:51 +020019
Stefan Reinauer00636b02012-04-04 00:08:51 +020020/* Device ID for SandyBridge and IvyBridge */
21#define BASE_REV_SNB 0x00
22#define BASE_REV_IVB 0x50
23#define BASE_REV_MASK 0x50
24
25/* SandyBridge CPU stepping */
26#define SNB_STEP_D0 (BASE_REV_SNB + 5) /* Also J0 */
27#define SNB_STEP_D1 (BASE_REV_SNB + 6)
28#define SNB_STEP_D2 (BASE_REV_SNB + 7) /* Also J1/Q0 */
29
30/* IvyBridge CPU stepping */
31#define IVB_STEP_A0 (BASE_REV_IVB + 0)
32#define IVB_STEP_B0 (BASE_REV_IVB + 2)
33#define IVB_STEP_C0 (BASE_REV_IVB + 4)
34#define IVB_STEP_K0 (BASE_REV_IVB + 5)
35#define IVB_STEP_D0 (BASE_REV_IVB + 6)
36
37/* Intel Enhanced Debug region must be 4MB */
Arthur Heymans67031a52018-02-05 19:08:03 +010038
39#define IED_SIZE CONFIG_IED_REGION_SIZE
Stefan Reinauer00636b02012-04-04 00:08:51 +020040
41/* Northbridge BARs */
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -080042#ifndef __ACPI__
43#define DEFAULT_MCHBAR ((u8 *)0xfed10000) /* 16 KB */
44#define DEFAULT_DMIBAR ((u8 *)0xfed18000) /* 4 KB */
45#else
Stefan Reinauer00636b02012-04-04 00:08:51 +020046#define DEFAULT_MCHBAR 0xfed10000 /* 16 KB */
47#define DEFAULT_DMIBAR 0xfed18000 /* 4 KB */
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -080048#endif
Stefan Reinauer00636b02012-04-04 00:08:51 +020049#define DEFAULT_EPBAR 0xfed19000 /* 4 KB */
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -080050#define DEFAULT_RCBABASE ((u8 *)0xfed1c000)
Stefan Reinauer00636b02012-04-04 00:08:51 +020051
Nico Huberbb9469c2015-10-21 11:49:23 +020052#define IOMMU_BASE1 0xfed90000ULL
53#define IOMMU_BASE2 0xfed91000ULL
54
Stefan Reinauer00636b02012-04-04 00:08:51 +020055/* Everything below this line is ignored in the DSDT */
56#ifndef __ACPI__
Patrick Rudolph74203de2017-11-20 11:57:01 +010057#include <cpu/intel/model_206ax/model_206ax.h>
58
59/* Chipset types */
60enum platform_type {
61 PLATFORM_MOBILE = 0,
62 PLATFORM_DESKTOP_SERVER,
63};
Stefan Reinauer00636b02012-04-04 00:08:51 +020064
Nico Huber9d9ce0d2015-10-26 12:59:49 +010065
Stefan Reinauer00636b02012-04-04 00:08:51 +020066/* Device 0:0.0 PCI configuration space (Host Bridge) */
67
68#define EPBAR 0x40
69#define MCHBAR 0x48
70#define PCIEXBAR 0x60
71#define DMIBAR 0x68
72#define X60BAR 0x60
73
74#define GGC 0x50 /* GMCH Graphics Control */
75
76#define DEVEN 0x54 /* Device Enable */
Patrick Rudolphecd4be82017-05-14 12:40:50 +020077#define DEVEN_D7EN (1 << 14)
Stefan Reinauer00636b02012-04-04 00:08:51 +020078#define DEVEN_PEG60 (1 << 13)
Patrick Rudolphecd4be82017-05-14 12:40:50 +020079#define DEVEN_D4EN (1 << 7)
Stefan Reinauer00636b02012-04-04 00:08:51 +020080#define DEVEN_IGD (1 << 4)
81#define DEVEN_PEG10 (1 << 3)
82#define DEVEN_PEG11 (1 << 2)
83#define DEVEN_PEG12 (1 << 1)
84#define DEVEN_HOST (1 << 0)
85
86#define PAM0 0x80
87#define PAM1 0x81
88#define PAM2 0x82
89#define PAM3 0x83
90#define PAM4 0x84
91#define PAM5 0x85
92#define PAM6 0x86
93
94#define LAC 0x87 /* Legacy Access Control */
95#define SMRAM 0x88 /* System Management RAM Control */
Stefan Reinauer00636b02012-04-04 00:08:51 +020096
97#define TOM 0xa0
98#define TOUUD 0xa8 /* Top of Upper Usable DRAM */
Vladimir Serbinenkoa3e41c02015-05-28 16:04:17 +020099#define BGSM 0xb4 /* Base GTT Stolen Memory */
Stefan Reinauer00636b02012-04-04 00:08:51 +0200100#define TSEG 0xb8 /* TSEG base */
101#define TOLUD 0xbc /* Top of Low Used Memory */
102
Patrick Rudolph9f3f9152016-01-26 20:02:14 +0100103#define CAPID0_A 0xe4 /* Capabilities Register A */
104#define CAPID0_B 0xe8 /* Capabilities Register B */
105
Stefan Reinauer00636b02012-04-04 00:08:51 +0200106#define SKPAD 0xdc /* Scratchpad Data */
107
108/* Device 0:1.0 PCI configuration space (PCI Express) */
109
110#define BCTRL1 0x3e /* 16bit */
111
112
113/* Device 0:2.0 PCI configuration space (Graphics Device) */
114
115#define MSAC 0x62 /* Multi Size Aperture Control */
Stefan Reinauer00636b02012-04-04 00:08:51 +0200116
117/*
118 * MCHBAR
119 */
120
Felix Heldb9267f02018-07-28 14:49:31 +0200121#define MCHBAR8(x) (*((volatile u8 *)(DEFAULT_MCHBAR + (x))))
122#define MCHBAR16(x) (*((volatile u16 *)(DEFAULT_MCHBAR + (x))))
123#define MCHBAR32(x) (*((volatile u32 *)(DEFAULT_MCHBAR + (x))))
Felix Heldfe68a772018-07-29 21:30:54 +0200124#define MCHBAR32_OR(x, or) (MCHBAR32(x) = (MCHBAR32(x) | (or)))
125#define MCHBAR32_AND(x, and) (MCHBAR32(x) = (MCHBAR32(x) & (and)))
126#define MCHBAR32_AND_OR(x, and, or) \
127 (MCHBAR32(x) = (MCHBAR32(x) & (and)) | (or))
Stefan Reinauer00636b02012-04-04 00:08:51 +0200128
129#define SSKPD 0x5d14 /* 16bit (scratchpad) */
130#define BIOS_RESET_CPL 0x5da8 /* 8bit */
131
132/*
133 * EPBAR - Egress Port Root Complex Register Block
134 */
135
Felix Heldb9267f02018-07-28 14:49:31 +0200136#define EPBAR8(x) (*((volatile u8 *)(DEFAULT_EPBAR + (x))))
137#define EPBAR16(x) (*((volatile u16 *)(DEFAULT_EPBAR + (x))))
138#define EPBAR32(x) (*((volatile u32 *)(DEFAULT_EPBAR + (x))))
Stefan Reinauer00636b02012-04-04 00:08:51 +0200139
140#define EPPVCCAP1 0x004 /* 32bit */
141#define EPPVCCAP2 0x008 /* 32bit */
142
143#define EPVC0RCAP 0x010 /* 32bit */
144#define EPVC0RCTL 0x014 /* 32bit */
145#define EPVC0RSTS 0x01a /* 16bit */
146
147#define EPVC1RCAP 0x01c /* 32bit */
148#define EPVC1RCTL 0x020 /* 32bit */
149#define EPVC1RSTS 0x026 /* 16bit */
150
151#define EPVC1MTS 0x028 /* 32bit */
152#define EPVC1IST 0x038 /* 64bit */
153
154#define EPESD 0x044 /* 32bit */
155
156#define EPLE1D 0x050 /* 32bit */
157#define EPLE1A 0x058 /* 64bit */
158#define EPLE2D 0x060 /* 32bit */
159#define EPLE2A 0x068 /* 64bit */
160
161#define PORTARB 0x100 /* 256bit */
162
163/*
164 * DMIBAR
165 */
166
Felix Heldb9267f02018-07-28 14:49:31 +0200167#define DMIBAR8(x) (*((volatile u8 *)(DEFAULT_DMIBAR + (x))))
168#define DMIBAR16(x) (*((volatile u16 *)(DEFAULT_DMIBAR + (x))))
169#define DMIBAR32(x) (*((volatile u32 *)(DEFAULT_DMIBAR + (x))))
Stefan Reinauer00636b02012-04-04 00:08:51 +0200170
171#define DMIVCECH 0x000 /* 32bit */
172#define DMIPVCCAP1 0x004 /* 32bit */
173#define DMIPVCCAP2 0x008 /* 32bit */
174
175#define DMIPVCCCTL 0x00c /* 16bit */
176
177#define DMIVC0RCAP 0x010 /* 32bit */
Patrick Rudolphbf743502019-03-25 17:05:20 +0100178#define DMIVC0RCTL 0x014 /* 32bit */
Stefan Reinauer00636b02012-04-04 00:08:51 +0200179#define DMIVC0RSTS 0x01a /* 16bit */
Patrick Rudolphbf743502019-03-25 17:05:20 +0100180#define VC0NP 0x2
Stefan Reinauer00636b02012-04-04 00:08:51 +0200181
182#define DMIVC1RCAP 0x01c /* 32bit */
183#define DMIVC1RCTL 0x020 /* 32bit */
184#define DMIVC1RSTS 0x026 /* 16bit */
Patrick Rudolphbf743502019-03-25 17:05:20 +0100185#define VC1NP 0x2
186
187#define DMIVCPRCTL 0x02c /* 32bit */
188
189#define DMIVCPRSTS 0x032 /* 16bit */
190#define VCPNP 0x2
191
192#define DMIVCMRCTL 0x0038 /* 32 bit */
193#define DMIVCMRSTS 0x003e /* 16 bit */
194#define VCMNP 0x2
Stefan Reinauer00636b02012-04-04 00:08:51 +0200195
196#define DMILE1D 0x050 /* 32bit */
197#define DMILE1A 0x058 /* 64bit */
198#define DMILE2D 0x060 /* 32bit */
199#define DMILE2A 0x068 /* 64bit */
200
201#define DMILCAP 0x084 /* 32bit */
202#define DMILCTL 0x088 /* 16bit */
203#define DMILSTS 0x08a /* 16bit */
Patrick Rudolphbf743502019-03-25 17:05:20 +0100204#define TXTRN (1 << 11)
Stefan Reinauer00636b02012-04-04 00:08:51 +0200205#define DMICTL1 0x0f0 /* 32bit */
206#define DMICTL2 0x0fc /* 32bit */
207
208#define DMICC 0x208 /* 32bit */
209
210#define DMIDRCCFG 0xeb4 /* 32bit */
211
212#ifndef __ASSEMBLER__
213static inline void barrier(void) { asm("" ::: "memory"); }
214
Stefan Reinauer00636b02012-04-04 00:08:51 +0200215#ifdef __SMM__
216void intel_sandybridge_finalize_smm(void);
217#else /* !__SMM__ */
218int bridge_silicon_revision(void);
Patrick Rudolph74203de2017-11-20 11:57:01 +0100219void sandybridge_early_initialization(void);
Nico Huberbb9469c2015-10-21 11:49:23 +0200220void sandybridge_init_iommu(void);
Stefan Reinauer00636b02012-04-04 00:08:51 +0200221void sandybridge_late_initialization(void);
Vladimir Serbinenkoc845b432014-09-05 03:37:44 +0200222void northbridge_romstage_finalize(int s3resume);
Patrick Rudolph6aca7e62019-03-26 18:22:36 +0100223void early_init_dmi(void);
Stefan Reinauer00636b02012-04-04 00:08:51 +0200224
Stefan Reinauer00636b02012-04-04 00:08:51 +0200225#endif /* !__SMM__ */
Stefan Reinauer1244f4b2012-05-10 11:31:40 -0700226
Vladimir Serbinenkoffbb3c02016-02-10 01:36:25 +0100227void pch_enable_lpc(void);
228void mainboard_early_init(int s3resume);
229void mainboard_config_superio(void);
230int mainboard_should_reset_usb(int s3resume);
231void perform_raminit(int s3resume);
Patrick Rudolph74203de2017-11-20 11:57:01 +0100232enum platform_type get_platform_type(void);
Vladimir Serbinenkoffbb3c02016-02-10 01:36:25 +0100233
Antonello Dettori6fc430b2016-09-02 09:17:26 +0200234#if ENV_RAMSTAGE && !defined(__SIMPLE_DEVICE__)
Nico Huber9d9ce0d2015-10-26 12:59:49 +0100235#include <device/device.h>
236
237struct acpi_rsdp;
Elyes HAOUASab8743c2018-02-09 08:21:40 +0100238unsigned long northbridge_write_acpi_tables(struct device *device, unsigned long start, struct acpi_rsdp *rsdp);
Nico Huber9d9ce0d2015-10-26 12:59:49 +0100239#endif
240
Stefan Reinauer00636b02012-04-04 00:08:51 +0200241#endif
242#endif
Edward O'Callaghan089a5102015-01-06 02:48:57 +1100243#endif /* __NORTHBRIDGE_INTEL_SANDYBRIDGE_SANDYBRIDGE_H__ */