blob: f906e534a31ade7e830be46fec6258a41bf93d9e [file] [log] [blame]
Ronald G. Minnichf89e6b22012-12-10 16:13:43 -08001/*
Stefan Reinauer043eb0e2013-05-10 16:21:58 -07002 * This file is part of the coreboot project.
Ronald G. Minnichf89e6b22012-12-10 16:13:43 -08003 *
Stefan Reinauer08dc3572013-05-14 16:57:50 -07004 * Copyright 2013 Google Inc.
Stefan Reinauer043eb0e2013-05-10 16:21:58 -07005 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; version 2 of the License.
Ronald G. Minnichf89e6b22012-12-10 16:13:43 -08009 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
Stefan Reinauer043eb0e2013-05-10 16:21:58 -070017 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
Ronald G. Minnichf89e6b22012-12-10 16:13:43 -080018 */
19
David Hendricks50c0a502013-01-31 17:05:50 -080020#include <console/console.h>
Stefan Reinauer2ae6d6f2013-05-09 16:16:13 -070021#include <device/device.h>
22#include <device/i2c.h>
23#include <drivers/ti/tps65090/tps65090.h>
24#include <cbmem.h>
25#include <delay.h>
26#include <edid.h>
27#include <vbe.h>
28#include <boot/coreboot_tables.h>
29#include <arch/cache.h>
30#include <arch/exception.h>
Stefan Reinauer08dc3572013-05-14 16:57:50 -070031#include <cpu/samsung/exynos5250/tmu.h>
Stefan Reinauer2ae6d6f2013-05-09 16:16:13 -070032#include <cpu/samsung/exynos5250/clk.h>
David Hendricks0d4f97e2013-02-03 18:09:58 -080033#include <cpu/samsung/exynos5250/gpio.h>
Stefan Reinauer2ae6d6f2013-05-09 16:16:13 -070034#include <cpu/samsung/exynos5250/power.h>
Stefan Reinauerb98dec02013-05-14 13:32:33 -070035#include <cpu/samsung/exynos5250/i2c.h>
Stefan Reinauer08dc3572013-05-14 16:57:50 -070036#include <cpu/samsung/exynos5250/dp-core.h>
Julius Wernerfa938c72013-08-29 14:17:36 -070037#include <cpu/samsung/exynos5250/dp.h>
Julius Werner79bff702013-08-15 17:34:45 -070038#include <cpu/samsung/exynos5250/usb.h>
David Hendricks0d4f97e2013-02-03 18:09:58 -080039
Stefan Reinauer043eb0e2013-05-10 16:21:58 -070040#include "exynos5250.h"
David Hendricks0d4f97e2013-02-03 18:09:58 -080041
Julius Wernerad4556f22013-08-21 17:33:31 -070042#define MMC0_GPIO_PIN (58)
43
Stefan Reinauer2ae6d6f2013-05-09 16:16:13 -070044/* convenient shorthand (in MB) */
45#define DRAM_START (CONFIG_SYS_SDRAM_BASE >> 20)
46#define DRAM_SIZE CONFIG_DRAM_SIZE_MB
47#define DRAM_END (DRAM_START + DRAM_SIZE) /* plus one... */
48
Julius Wernerb8fad3d2013-08-27 15:48:32 -070049/* Arbitrary range of DMA memory for depthcharge's drivers */
50#define DMA_START (0x77300000)
51#define DMA_SIZE (0x00100000)
52
Stefan Reinauer043eb0e2013-05-10 16:21:58 -070053static struct edid edid = {
Stefan Reinauer2ae6d6f2013-05-09 16:16:13 -070054 .ha = 1366,
55 .va = 768,
56 .bpp = 16,
Gabe Blackdcaaba42013-07-07 04:05:51 -070057 .x_resolution = 1366,
58 .y_resolution = 768,
59 .bytes_per_line = 2 * 1366
David Hendricks0d4f97e2013-02-03 18:09:58 -080060};
61
Stefan Reinauer2ae6d6f2013-05-09 16:16:13 -070062/* TODO: transplanted DP stuff, clean up once we have something that works */
63static enum exynos5_gpio_pin dp_pd_l = GPIO_Y25; /* active low */
64static enum exynos5_gpio_pin dp_rst_l = GPIO_X15; /* active low */
65static enum exynos5_gpio_pin dp_hpd = GPIO_X07; /* active high */
66
67static void exynos_dp_bridge_setup(void)
Ronald G. Minnichf89e6b22012-12-10 16:13:43 -080068{
Gabe Blackfe640602013-06-15 20:33:05 -070069 exynos_pinmux_dphpd();
David Hendricks0d4f97e2013-02-03 18:09:58 -080070
Stefan Reinauer2ae6d6f2013-05-09 16:16:13 -070071 gpio_set_value(dp_pd_l, 1);
Stefan Reinauerdc006c12013-05-15 14:54:07 -070072 gpio_cfg_pin(dp_pd_l, GPIO_OUTPUT);
73 gpio_set_pull(dp_pd_l, GPIO_PULL_NONE);
David Hendricks0d4f97e2013-02-03 18:09:58 -080074
Stefan Reinauer2ae6d6f2013-05-09 16:16:13 -070075 gpio_set_value(dp_rst_l, 0);
Stefan Reinauerdc006c12013-05-15 14:54:07 -070076 gpio_cfg_pin(dp_rst_l, GPIO_OUTPUT);
77 gpio_set_pull(dp_rst_l, GPIO_PULL_NONE);
Stefan Reinauer2ae6d6f2013-05-09 16:16:13 -070078 udelay(10);
79 gpio_set_value(dp_rst_l, 1);
Ronald G. Minnichf89e6b22012-12-10 16:13:43 -080080}
81
Stefan Reinauer2ae6d6f2013-05-09 16:16:13 -070082static void exynos_dp_bridge_init(void)
83{
84 /* De-assert PD (and possibly RST) to power up the bridge */
85 gpio_set_value(dp_pd_l, 1);
86 gpio_set_value(dp_rst_l, 1);
87
88 /*
89 * We need to wait for 90ms after bringing up the bridge since
90 * there is a phantom "high" on the HPD chip during its
91 * bootup. The phantom high comes within 7ms of de-asserting
92 * PD and persists for at least 15ms. The real high comes
93 * roughly 50ms after PD is de-asserted. The phantom high
94 * makes it hard for us to know when the NXP chip is up.
95 */
96 udelay(90000);
97}
98
99static int exynos_dp_hotplug(void)
100{
101 /* Check HPD. If it's high, we're all good. */
102 return gpio_get_value(dp_hpd) ? 0 : 1;
103}
104
105static void exynos_dp_reset(void)
106{
107 gpio_set_value(dp_pd_l, 0);
108 gpio_set_value(dp_rst_l, 0);
109 /* paranoid delay period (300ms) */
110 udelay(300 * 1000);
111}
112
113/*
114 * This delay is T3 in the LCD timing spec (defined as >200ms). We set
115 * this down to 60ms since that's the approximate maximum amount of time
116 * it'll take a bridge to start outputting LVDS data. The delay of
117 * >200ms is just a conservative value to avoid turning on the backlight
118 * when there's random LCD data on the screen. Shaving 140ms off the
119 * boot is an acceptable trade-off.
120 */
121#define LCD_T3_DELAY_MS 60
122
123#define LCD_T5_DELAY_MS 10
124#define LCD_T6_DELAY_MS 10
125
Stefan Reinauer043eb0e2013-05-10 16:21:58 -0700126static void backlight_pwm(void)
Stefan Reinauer2ae6d6f2013-05-09 16:16:13 -0700127{
128 /*Configure backlight PWM as a simple output high (100% brightness) */
129 gpio_direction_output(GPIO_B20, 1);
130 udelay(LCD_T6_DELAY_MS * 1000);
131}
132
Stefan Reinauer043eb0e2013-05-10 16:21:58 -0700133static void backlight_en(void)
Stefan Reinauer2ae6d6f2013-05-09 16:16:13 -0700134{
Stefan Reinauerdc006c12013-05-15 14:54:07 -0700135 /* Configure GPIO for LCD_BL_EN */
Stefan Reinauer2ae6d6f2013-05-09 16:16:13 -0700136 gpio_direction_output(GPIO_X30, 1);
137}
138
David Hendricks8ccabb62013-08-01 19:12:56 -0700139#define TPS65090_BUS 4 /* Snow-specific */
Stefan Reinauer2ae6d6f2013-05-09 16:16:13 -0700140
141#define FET1_CTRL 0x0f
Julius Wernerad4556f22013-08-21 17:33:31 -0700142#define FET4_CTRL 0x12
Stefan Reinauer2ae6d6f2013-05-09 16:16:13 -0700143#define FET6_CTRL 0x14
144
Stefan Reinauer043eb0e2013-05-10 16:21:58 -0700145static void lcd_vdd(void)
Stefan Reinauer2ae6d6f2013-05-09 16:16:13 -0700146{
147 /* Enable FET6, lcd panel */
David Hendricks8ccabb62013-08-01 19:12:56 -0700148 tps65090_fet_enable(TPS65090_BUS, FET6_CTRL);
Stefan Reinauer2ae6d6f2013-05-09 16:16:13 -0700149}
150
Stefan Reinauer043eb0e2013-05-10 16:21:58 -0700151static void backlight_vdd(void)
Stefan Reinauer2ae6d6f2013-05-09 16:16:13 -0700152{
153 /* Enable FET1, backlight */
David Hendricks8ccabb62013-08-01 19:12:56 -0700154 tps65090_fet_enable(TPS65090_BUS, FET1_CTRL);
Stefan Reinauer2ae6d6f2013-05-09 16:16:13 -0700155 udelay(LCD_T5_DELAY_MS * 1000);
156}
157
Julius Wernerad4556f22013-08-21 17:33:31 -0700158static void sdmmc_vdd(void)
159{
160 /* Enable FET4, P3.3V_SDCARD */
161 tps65090_fet_enable(TPS65090_BUS, FET4_CTRL);
162}
163
Julius Werner79bff702013-08-15 17:34:45 -0700164static enum exynos5_gpio_pin usb_host_vbus = GPIO_X11;
165static enum exynos5_gpio_pin usb_drd_vbus = GPIO_X27;
166/* static enum exynos5_gpio_pin hsic_reset_l = GPIO_E10; */
167
Julius Werner68aef112013-09-03 15:07:31 -0700168static void prepare_usb(void)
169{
170 /* Kick this reset off early so it gets at least 100ms to settle */
171 reset_usb_drd_dwc3();
172}
173
Julius Werner79bff702013-08-15 17:34:45 -0700174static void setup_usb(void)
175{
176 /* HSIC not needed in firmware on this board */
Julius Werner68aef112013-09-03 15:07:31 -0700177 setup_usb_drd_phy();
178 setup_usb_drd_dwc3();
Julius Werner79bff702013-08-15 17:34:45 -0700179 setup_usb_host_phy(0);
180
181 gpio_direction_output(usb_host_vbus, 1);
182 gpio_direction_output(usb_drd_vbus, 1);
183}
184
Stefan Reinauer2ae6d6f2013-05-09 16:16:13 -0700185//static struct video_info smdk5250_dp_config = {
Stefan Reinauer043eb0e2013-05-10 16:21:58 -0700186static struct video_info dp_video_info = {
Stefan Reinauer2ae6d6f2013-05-09 16:16:13 -0700187 /* FIXME: fix video_info struct to use const for name */
188 .name = (char *)"eDP-LVDS NXP PTN3460",
189
190 .h_sync_polarity = 0,
191 .v_sync_polarity = 0,
192 .interlaced = 0,
193
194 .color_space = COLOR_RGB,
195 .dynamic_range = VESA,
196 .ycbcr_coeff = COLOR_YCBCR601,
197 .color_depth = COLOR_8,
198
199 .link_rate = LINK_RATE_2_70GBPS,
200 .lane_count = LANE_COUNT2,
201};
202
203/* FIXME: move some place more appropriate */
Stefan Reinauer043eb0e2013-05-10 16:21:58 -0700204#define MAX_DP_TRIES 5
Stefan Reinauer2ae6d6f2013-05-09 16:16:13 -0700205
206/*
207 * This function disables the USB3.0 PLL to save power
208 */
209static void disable_usb30_pll(void)
210{
211 enum exynos5_gpio_pin usb3_pll_l = GPIO_Y11;
212
213 gpio_direction_output(usb3_pll_l, 0);
214}
215
Julius Wernerad4556f22013-08-21 17:33:31 -0700216static void setup_storage(void)
217{
218 /* MMC0: Fixed, 8 bit mode, connected with GPIO. */
219 if (clock_set_mshci(PERIPH_ID_SDMMC0))
220 printk(BIOS_CRIT, "%s: Failed to set MMC0 clock.\n", __func__);
221 if (gpio_direction_output(MMC0_GPIO_PIN, 1)) {
222 printk(BIOS_CRIT, "%s: Unable to power on MMC0.\n", __func__);
223 }
224 gpio_set_pull(MMC0_GPIO_PIN, GPIO_PULL_NONE);
225 gpio_set_drv(MMC0_GPIO_PIN, GPIO_DRV_4X);
226 exynos_pinmux_sdmmc0();
227
228 /* MMC2: Removable, 4 bit mode, no GPIO. */
229 /* (Must be after romstage to avoid breaking SDMMC boot.) */
230 clock_set_mshci(PERIPH_ID_SDMMC2);
231 exynos_pinmux_sdmmc2();
232}
233
Gabe Black1387b432013-05-18 15:55:47 -0700234static void gpio_init(void)
235{
236 /* Set up the I2C busses. */
Gabe Blackfe640602013-06-15 20:33:05 -0700237 exynos_pinmux_i2c0();
238 exynos_pinmux_i2c1();
239 exynos_pinmux_i2c2();
240 exynos_pinmux_i2c3();
241 exynos_pinmux_i2c4();
242 exynos_pinmux_i2c7();
Gabe Black1387b432013-05-18 15:55:47 -0700243
244 /* Set up the GPIOs used to arbitrate for I2C bus 4. */
245 gpio_set_pull(GPIO_F03, GPIO_PULL_NONE);
246 gpio_set_pull(GPIO_E04, GPIO_PULL_NONE);
247 gpio_direction_output(GPIO_F03, 1);
248 gpio_direction_input(GPIO_E04);
249
250 /* Set up the GPIO used to enable the audio codec. */
251 gpio_set_pull(GPIO_X17, GPIO_PULL_NONE);
252 gpio_set_pull(GPIO_X15, GPIO_PULL_NONE);
253 gpio_direction_output(GPIO_X17, 1);
254 gpio_direction_output(GPIO_X15, 1);
255
256 /* Set up the I2S busses. */
Gabe Blacke6789c12013-08-05 22:19:36 -0700257 exynos_pinmux_i2s0();
Gabe Blackfe640602013-06-15 20:33:05 -0700258 exynos_pinmux_i2s1();
Gabe Black1387b432013-05-18 15:55:47 -0700259}
260
Stefan Reinauer2ae6d6f2013-05-09 16:16:13 -0700261/* this happens after cpu_init where exynos resources are set */
262static void mainboard_init(device_t dev)
263{
264 int dp_tries;
265 struct s5p_dp_device dp_device = {
Julius Wernerfa938c72013-08-29 14:17:36 -0700266 .base = exynos_dp1,
Stefan Reinauer043eb0e2013-05-10 16:21:58 -0700267 .video_info = &dp_video_info,
Stefan Reinauer2ae6d6f2013-05-09 16:16:13 -0700268 };
Stefan Reinauer66287442013-06-19 15:54:19 -0700269 void *fb_addr = (void *)(get_fb_base_kb() * KiB);
Stefan Reinauer2ae6d6f2013-05-09 16:16:13 -0700270
Julius Werner68aef112013-09-03 15:07:31 -0700271 prepare_usb();
Gabe Black1387b432013-05-18 15:55:47 -0700272 gpio_init();
Julius Wernerad4556f22013-08-21 17:33:31 -0700273 setup_storage();
Gabe Black1387b432013-05-18 15:55:47 -0700274
David Hendricks8ccabb62013-08-01 19:12:56 -0700275 i2c_init(TPS65090_BUS, I2C_0_SPEED, I2C_SLAVE);
Stefan Reinauer043eb0e2013-05-10 16:21:58 -0700276 i2c_init(7, I2C_0_SPEED, I2C_SLAVE);
Stefan Reinauer2ae6d6f2013-05-09 16:16:13 -0700277
278 tmu_init(&exynos5250_tmu_info);
279
280 /* Clock Gating all the unused IP's to save power */
281 clock_gate();
282
283 /* Disable USB3.0 PLL to save 250mW of power */
284 disable_usb30_pll();
285
Julius Wernerad4556f22013-08-21 17:33:31 -0700286 sdmmc_vdd();
287
Gabe Black1e797bd2013-05-18 15:58:46 -0700288 set_vbe_mode_info_valid(&edid, (uintptr_t)fb_addr);
Stefan Reinauer2ae6d6f2013-05-09 16:16:13 -0700289
Stefan Reinauer043eb0e2013-05-10 16:21:58 -0700290 lcd_vdd();
Stefan Reinauera86c33a2013-05-17 10:34:25 -0700291
292 // FIXME: should timeout
Stefan Reinauer2ae6d6f2013-05-09 16:16:13 -0700293 do {
294 udelay(50);
295 } while (!exynos_dp_hotplug());
296
297 exynos_dp_bridge_setup();
Stefan Reinauer043eb0e2013-05-10 16:21:58 -0700298 for (dp_tries = 1; dp_tries <= MAX_DP_TRIES; dp_tries++) {
Stefan Reinauer2ae6d6f2013-05-09 16:16:13 -0700299 exynos_dp_bridge_init();
300 if (exynos_dp_hotplug()) {
301 exynos_dp_reset();
302 continue;
303 }
304
305 if (dp_controller_init(&dp_device))
306 continue;
307
308 udelay(LCD_T3_DELAY_MS * 1000);
309
Stefan Reinauer043eb0e2013-05-10 16:21:58 -0700310 backlight_vdd();
311 backlight_pwm();
312 backlight_en();
Stefan Reinauer2ae6d6f2013-05-09 16:16:13 -0700313 /* if we're here, we're successful */
314 break;
315 }
316
Stefan Reinauer043eb0e2013-05-10 16:21:58 -0700317 if (dp_tries > MAX_DP_TRIES)
Stefan Reinauer2ae6d6f2013-05-09 16:16:13 -0700318 printk(BIOS_ERR, "%s: Failed to set up displayport\n", __func__);
Stefan Reinauerdc006c12013-05-15 14:54:07 -0700319
Julius Werner68aef112013-09-03 15:07:31 -0700320 setup_usb();
321
Stefan Reinauera86c33a2013-05-17 10:34:25 -0700322 // Uncomment to get excessive GPIO output:
323 // gpio_info();
Stefan Reinauer2ae6d6f2013-05-09 16:16:13 -0700324}
325
326static void mainboard_enable(device_t dev)
327{
328 dev->ops->init = &mainboard_init;
329
Stefan Reinauer2ae6d6f2013-05-09 16:16:13 -0700330 /* set up dcache and MMU */
331 /* FIXME: this should happen via resource allocator */
332 exynos5250_config_l2_cache();
333 mmu_init();
334 mmu_config_range(0, DRAM_START, DCACHE_OFF);
335 mmu_config_range(DRAM_START, DRAM_SIZE, DCACHE_WRITEBACK);
Julius Wernerb8fad3d2013-08-27 15:48:32 -0700336 mmu_config_range(DMA_START >> 20, DMA_SIZE >> 20, DCACHE_OFF);
Stefan Reinauer2ae6d6f2013-05-09 16:16:13 -0700337 mmu_config_range(DRAM_END, 4096 - DRAM_END, DCACHE_OFF);
338 dcache_invalidate_all();
339 dcache_mmu_enable();
340
341 /* this is going to move, but we must have it now and we're
342 * not sure where */
343 exception_init();
344
345 const unsigned epll_hz = 192000000;
346 const unsigned sample_rate = 48000;
347 const unsigned lr_frame_size = 256;
348 clock_epll_set_rate(epll_hz);
349 clock_select_i2s_clk_source();
350 clock_set_i2s_clk_prescaler(epll_hz, sample_rate * lr_frame_size);
351
352 power_enable_xclkout();
353}
354
Ronald G. Minnichf89e6b22012-12-10 16:13:43 -0800355struct chip_operations mainboard_ops = {
Paul Menzel7df4ec02013-02-12 13:12:51 +0100356 .name = "Samsung/Google ARM Chromebook",
Ronald G. Minnichf89e6b22012-12-10 16:13:43 -0800357 .enable_dev = mainboard_enable,
358};
Julius Wernerb8fad3d2013-08-27 15:48:32 -0700359
360void lb_board(struct lb_header *header)
361{
362 struct lb_range *dma;
363
364 dma = (struct lb_range *)lb_new_record(header);
365 dma->tag = LB_TAB_DMA;
366 dma->size = sizeof(*dma);
367 dma->range_start = (intptr_t)DMA_START;
368 dma->range_size = DMA_SIZE;
369}