blob: 9fc2fe6d26607864bec98e4fe4347056bab1f441 [file] [log] [blame]
Ronald G. Minnichf89e6b22012-12-10 16:13:43 -08001/*
Stefan Reinauer043eb0e2013-05-10 16:21:58 -07002 * This file is part of the coreboot project.
Ronald G. Minnichf89e6b22012-12-10 16:13:43 -08003 *
Stefan Reinauer08dc3572013-05-14 16:57:50 -07004 * Copyright 2013 Google Inc.
Stefan Reinauer043eb0e2013-05-10 16:21:58 -07005 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; version 2 of the License.
Ronald G. Minnichf89e6b22012-12-10 16:13:43 -08009 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
Stefan Reinauer043eb0e2013-05-10 16:21:58 -070017 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
Ronald G. Minnichf89e6b22012-12-10 16:13:43 -080018 */
19
David Hendricks50c0a502013-01-31 17:05:50 -080020#include <console/console.h>
Stefan Reinauer2ae6d6f2013-05-09 16:16:13 -070021#include <device/device.h>
22#include <device/i2c.h>
23#include <drivers/ti/tps65090/tps65090.h>
24#include <cbmem.h>
25#include <delay.h>
26#include <edid.h>
27#include <vbe.h>
28#include <boot/coreboot_tables.h>
29#include <arch/cache.h>
30#include <arch/exception.h>
Stefan Reinauer08dc3572013-05-14 16:57:50 -070031#include <cpu/samsung/exynos5250/tmu.h>
Stefan Reinauer2ae6d6f2013-05-09 16:16:13 -070032#include <cpu/samsung/exynos5250/clk.h>
33#include <cpu/samsung/exynos5250/cpu.h>
David Hendricks0d4f97e2013-02-03 18:09:58 -080034#include <cpu/samsung/exynos5250/gpio.h>
Stefan Reinauer2ae6d6f2013-05-09 16:16:13 -070035#include <cpu/samsung/exynos5250/power.h>
Stefan Reinauerb98dec02013-05-14 13:32:33 -070036#include <cpu/samsung/exynos5250/i2c.h>
Stefan Reinauer08dc3572013-05-14 16:57:50 -070037#include <cpu/samsung/exynos5250/dp-core.h>
David Hendricks0d4f97e2013-02-03 18:09:58 -080038
Stefan Reinauer043eb0e2013-05-10 16:21:58 -070039#include "exynos5250.h"
David Hendricks0d4f97e2013-02-03 18:09:58 -080040
Julius Wernerad4556f22013-08-21 17:33:31 -070041#define MMC0_GPIO_PIN (58)
42
Stefan Reinauer2ae6d6f2013-05-09 16:16:13 -070043/* convenient shorthand (in MB) */
44#define DRAM_START (CONFIG_SYS_SDRAM_BASE >> 20)
45#define DRAM_SIZE CONFIG_DRAM_SIZE_MB
46#define DRAM_END (DRAM_START + DRAM_SIZE) /* plus one... */
47
Stefan Reinauer043eb0e2013-05-10 16:21:58 -070048static struct edid edid = {
Stefan Reinauer2ae6d6f2013-05-09 16:16:13 -070049 .ha = 1366,
50 .va = 768,
51 .bpp = 16,
Gabe Blackdcaaba42013-07-07 04:05:51 -070052 .x_resolution = 1366,
53 .y_resolution = 768,
54 .bytes_per_line = 2 * 1366
David Hendricks0d4f97e2013-02-03 18:09:58 -080055};
56
Stefan Reinauer2ae6d6f2013-05-09 16:16:13 -070057/* TODO: transplanted DP stuff, clean up once we have something that works */
58static enum exynos5_gpio_pin dp_pd_l = GPIO_Y25; /* active low */
59static enum exynos5_gpio_pin dp_rst_l = GPIO_X15; /* active low */
60static enum exynos5_gpio_pin dp_hpd = GPIO_X07; /* active high */
61
62static void exynos_dp_bridge_setup(void)
Ronald G. Minnichf89e6b22012-12-10 16:13:43 -080063{
Gabe Blackfe640602013-06-15 20:33:05 -070064 exynos_pinmux_dphpd();
David Hendricks0d4f97e2013-02-03 18:09:58 -080065
Stefan Reinauer2ae6d6f2013-05-09 16:16:13 -070066 gpio_set_value(dp_pd_l, 1);
Stefan Reinauerdc006c12013-05-15 14:54:07 -070067 gpio_cfg_pin(dp_pd_l, GPIO_OUTPUT);
68 gpio_set_pull(dp_pd_l, GPIO_PULL_NONE);
David Hendricks0d4f97e2013-02-03 18:09:58 -080069
Stefan Reinauer2ae6d6f2013-05-09 16:16:13 -070070 gpio_set_value(dp_rst_l, 0);
Stefan Reinauerdc006c12013-05-15 14:54:07 -070071 gpio_cfg_pin(dp_rst_l, GPIO_OUTPUT);
72 gpio_set_pull(dp_rst_l, GPIO_PULL_NONE);
Stefan Reinauer2ae6d6f2013-05-09 16:16:13 -070073 udelay(10);
74 gpio_set_value(dp_rst_l, 1);
Ronald G. Minnichf89e6b22012-12-10 16:13:43 -080075}
76
Stefan Reinauer2ae6d6f2013-05-09 16:16:13 -070077static void exynos_dp_bridge_init(void)
78{
79 /* De-assert PD (and possibly RST) to power up the bridge */
80 gpio_set_value(dp_pd_l, 1);
81 gpio_set_value(dp_rst_l, 1);
82
83 /*
84 * We need to wait for 90ms after bringing up the bridge since
85 * there is a phantom "high" on the HPD chip during its
86 * bootup. The phantom high comes within 7ms of de-asserting
87 * PD and persists for at least 15ms. The real high comes
88 * roughly 50ms after PD is de-asserted. The phantom high
89 * makes it hard for us to know when the NXP chip is up.
90 */
91 udelay(90000);
92}
93
94static int exynos_dp_hotplug(void)
95{
96 /* Check HPD. If it's high, we're all good. */
97 return gpio_get_value(dp_hpd) ? 0 : 1;
98}
99
100static void exynos_dp_reset(void)
101{
102 gpio_set_value(dp_pd_l, 0);
103 gpio_set_value(dp_rst_l, 0);
104 /* paranoid delay period (300ms) */
105 udelay(300 * 1000);
106}
107
108/*
109 * This delay is T3 in the LCD timing spec (defined as >200ms). We set
110 * this down to 60ms since that's the approximate maximum amount of time
111 * it'll take a bridge to start outputting LVDS data. The delay of
112 * >200ms is just a conservative value to avoid turning on the backlight
113 * when there's random LCD data on the screen. Shaving 140ms off the
114 * boot is an acceptable trade-off.
115 */
116#define LCD_T3_DELAY_MS 60
117
118#define LCD_T5_DELAY_MS 10
119#define LCD_T6_DELAY_MS 10
120
Stefan Reinauer043eb0e2013-05-10 16:21:58 -0700121static void backlight_pwm(void)
Stefan Reinauer2ae6d6f2013-05-09 16:16:13 -0700122{
123 /*Configure backlight PWM as a simple output high (100% brightness) */
124 gpio_direction_output(GPIO_B20, 1);
125 udelay(LCD_T6_DELAY_MS * 1000);
126}
127
Stefan Reinauer043eb0e2013-05-10 16:21:58 -0700128static void backlight_en(void)
Stefan Reinauer2ae6d6f2013-05-09 16:16:13 -0700129{
Stefan Reinauerdc006c12013-05-15 14:54:07 -0700130 /* Configure GPIO for LCD_BL_EN */
Stefan Reinauer2ae6d6f2013-05-09 16:16:13 -0700131 gpio_direction_output(GPIO_X30, 1);
132}
133
David Hendricks8ccabb62013-08-01 19:12:56 -0700134#define TPS65090_BUS 4 /* Snow-specific */
Stefan Reinauer2ae6d6f2013-05-09 16:16:13 -0700135
136#define FET1_CTRL 0x0f
Julius Wernerad4556f22013-08-21 17:33:31 -0700137#define FET4_CTRL 0x12
Stefan Reinauer2ae6d6f2013-05-09 16:16:13 -0700138#define FET6_CTRL 0x14
139
Stefan Reinauer043eb0e2013-05-10 16:21:58 -0700140static void lcd_vdd(void)
Stefan Reinauer2ae6d6f2013-05-09 16:16:13 -0700141{
142 /* Enable FET6, lcd panel */
David Hendricks8ccabb62013-08-01 19:12:56 -0700143 tps65090_fet_enable(TPS65090_BUS, FET6_CTRL);
Stefan Reinauer2ae6d6f2013-05-09 16:16:13 -0700144}
145
Stefan Reinauer043eb0e2013-05-10 16:21:58 -0700146static void backlight_vdd(void)
Stefan Reinauer2ae6d6f2013-05-09 16:16:13 -0700147{
148 /* Enable FET1, backlight */
David Hendricks8ccabb62013-08-01 19:12:56 -0700149 tps65090_fet_enable(TPS65090_BUS, FET1_CTRL);
Stefan Reinauer2ae6d6f2013-05-09 16:16:13 -0700150 udelay(LCD_T5_DELAY_MS * 1000);
151}
152
Julius Wernerad4556f22013-08-21 17:33:31 -0700153static void sdmmc_vdd(void)
154{
155 /* Enable FET4, P3.3V_SDCARD */
156 tps65090_fet_enable(TPS65090_BUS, FET4_CTRL);
157}
158
Stefan Reinauer2ae6d6f2013-05-09 16:16:13 -0700159//static struct video_info smdk5250_dp_config = {
Stefan Reinauer043eb0e2013-05-10 16:21:58 -0700160static struct video_info dp_video_info = {
Stefan Reinauer2ae6d6f2013-05-09 16:16:13 -0700161 /* FIXME: fix video_info struct to use const for name */
162 .name = (char *)"eDP-LVDS NXP PTN3460",
163
164 .h_sync_polarity = 0,
165 .v_sync_polarity = 0,
166 .interlaced = 0,
167
168 .color_space = COLOR_RGB,
169 .dynamic_range = VESA,
170 .ycbcr_coeff = COLOR_YCBCR601,
171 .color_depth = COLOR_8,
172
173 .link_rate = LINK_RATE_2_70GBPS,
174 .lane_count = LANE_COUNT2,
175};
176
177/* FIXME: move some place more appropriate */
178#define EXYNOS5250_DP1_BASE 0x145b0000
Stefan Reinauer043eb0e2013-05-10 16:21:58 -0700179#define MAX_DP_TRIES 5
Stefan Reinauer2ae6d6f2013-05-09 16:16:13 -0700180
181/*
182 * This function disables the USB3.0 PLL to save power
183 */
184static void disable_usb30_pll(void)
185{
186 enum exynos5_gpio_pin usb3_pll_l = GPIO_Y11;
187
188 gpio_direction_output(usb3_pll_l, 0);
189}
190
Julius Wernerad4556f22013-08-21 17:33:31 -0700191static void setup_storage(void)
192{
193 /* MMC0: Fixed, 8 bit mode, connected with GPIO. */
194 if (clock_set_mshci(PERIPH_ID_SDMMC0))
195 printk(BIOS_CRIT, "%s: Failed to set MMC0 clock.\n", __func__);
196 if (gpio_direction_output(MMC0_GPIO_PIN, 1)) {
197 printk(BIOS_CRIT, "%s: Unable to power on MMC0.\n", __func__);
198 }
199 gpio_set_pull(MMC0_GPIO_PIN, GPIO_PULL_NONE);
200 gpio_set_drv(MMC0_GPIO_PIN, GPIO_DRV_4X);
201 exynos_pinmux_sdmmc0();
202
203 /* MMC2: Removable, 4 bit mode, no GPIO. */
204 /* (Must be after romstage to avoid breaking SDMMC boot.) */
205 clock_set_mshci(PERIPH_ID_SDMMC2);
206 exynos_pinmux_sdmmc2();
207}
208
Gabe Black1387b432013-05-18 15:55:47 -0700209static void gpio_init(void)
210{
211 /* Set up the I2C busses. */
Gabe Blackfe640602013-06-15 20:33:05 -0700212 exynos_pinmux_i2c0();
213 exynos_pinmux_i2c1();
214 exynos_pinmux_i2c2();
215 exynos_pinmux_i2c3();
216 exynos_pinmux_i2c4();
217 exynos_pinmux_i2c7();
Gabe Black1387b432013-05-18 15:55:47 -0700218
219 /* Set up the GPIOs used to arbitrate for I2C bus 4. */
220 gpio_set_pull(GPIO_F03, GPIO_PULL_NONE);
221 gpio_set_pull(GPIO_E04, GPIO_PULL_NONE);
222 gpio_direction_output(GPIO_F03, 1);
223 gpio_direction_input(GPIO_E04);
224
225 /* Set up the GPIO used to enable the audio codec. */
226 gpio_set_pull(GPIO_X17, GPIO_PULL_NONE);
227 gpio_set_pull(GPIO_X15, GPIO_PULL_NONE);
228 gpio_direction_output(GPIO_X17, 1);
229 gpio_direction_output(GPIO_X15, 1);
230
231 /* Set up the I2S busses. */
Gabe Blacke6789c12013-08-05 22:19:36 -0700232 exynos_pinmux_i2s0();
Gabe Blackfe640602013-06-15 20:33:05 -0700233 exynos_pinmux_i2s1();
Gabe Black1387b432013-05-18 15:55:47 -0700234}
235
Stefan Reinauer2ae6d6f2013-05-09 16:16:13 -0700236/* this happens after cpu_init where exynos resources are set */
237static void mainboard_init(device_t dev)
238{
239 int dp_tries;
240 struct s5p_dp_device dp_device = {
241 .base = (struct exynos5_dp *)EXYNOS5250_DP1_BASE,
Stefan Reinauer043eb0e2013-05-10 16:21:58 -0700242 .video_info = &dp_video_info,
Stefan Reinauer2ae6d6f2013-05-09 16:16:13 -0700243 };
Stefan Reinauer66287442013-06-19 15:54:19 -0700244 void *fb_addr = (void *)(get_fb_base_kb() * KiB);
Stefan Reinauer2ae6d6f2013-05-09 16:16:13 -0700245
Gabe Black1387b432013-05-18 15:55:47 -0700246 gpio_init();
Julius Wernerad4556f22013-08-21 17:33:31 -0700247 setup_storage();
Gabe Black1387b432013-05-18 15:55:47 -0700248
David Hendricks8ccabb62013-08-01 19:12:56 -0700249 i2c_init(TPS65090_BUS, I2C_0_SPEED, I2C_SLAVE);
Stefan Reinauer043eb0e2013-05-10 16:21:58 -0700250 i2c_init(7, I2C_0_SPEED, I2C_SLAVE);
Stefan Reinauer2ae6d6f2013-05-09 16:16:13 -0700251
252 tmu_init(&exynos5250_tmu_info);
253
254 /* Clock Gating all the unused IP's to save power */
255 clock_gate();
256
257 /* Disable USB3.0 PLL to save 250mW of power */
258 disable_usb30_pll();
259
Julius Wernerad4556f22013-08-21 17:33:31 -0700260 sdmmc_vdd();
261
Gabe Black1e797bd2013-05-18 15:58:46 -0700262 set_vbe_mode_info_valid(&edid, (uintptr_t)fb_addr);
Stefan Reinauer2ae6d6f2013-05-09 16:16:13 -0700263
Stefan Reinauer043eb0e2013-05-10 16:21:58 -0700264 lcd_vdd();
Stefan Reinauera86c33a2013-05-17 10:34:25 -0700265
266 // FIXME: should timeout
Stefan Reinauer2ae6d6f2013-05-09 16:16:13 -0700267 do {
268 udelay(50);
269 } while (!exynos_dp_hotplug());
270
271 exynos_dp_bridge_setup();
Stefan Reinauer043eb0e2013-05-10 16:21:58 -0700272 for (dp_tries = 1; dp_tries <= MAX_DP_TRIES; dp_tries++) {
Stefan Reinauer2ae6d6f2013-05-09 16:16:13 -0700273 exynos_dp_bridge_init();
274 if (exynos_dp_hotplug()) {
275 exynos_dp_reset();
276 continue;
277 }
278
279 if (dp_controller_init(&dp_device))
280 continue;
281
282 udelay(LCD_T3_DELAY_MS * 1000);
283
Stefan Reinauer043eb0e2013-05-10 16:21:58 -0700284 backlight_vdd();
285 backlight_pwm();
286 backlight_en();
Stefan Reinauer2ae6d6f2013-05-09 16:16:13 -0700287 /* if we're here, we're successful */
288 break;
289 }
290
Stefan Reinauer043eb0e2013-05-10 16:21:58 -0700291 if (dp_tries > MAX_DP_TRIES)
Stefan Reinauer2ae6d6f2013-05-09 16:16:13 -0700292 printk(BIOS_ERR, "%s: Failed to set up displayport\n", __func__);
Stefan Reinauerdc006c12013-05-15 14:54:07 -0700293
Stefan Reinauera86c33a2013-05-17 10:34:25 -0700294 // Uncomment to get excessive GPIO output:
295 // gpio_info();
Stefan Reinauer2ae6d6f2013-05-09 16:16:13 -0700296}
297
298static void mainboard_enable(device_t dev)
299{
300 dev->ops->init = &mainboard_init;
301
Stefan Reinauer2ae6d6f2013-05-09 16:16:13 -0700302 /* set up dcache and MMU */
303 /* FIXME: this should happen via resource allocator */
304 exynos5250_config_l2_cache();
305 mmu_init();
306 mmu_config_range(0, DRAM_START, DCACHE_OFF);
307 mmu_config_range(DRAM_START, DRAM_SIZE, DCACHE_WRITEBACK);
308 mmu_config_range(DRAM_END, 4096 - DRAM_END, DCACHE_OFF);
309 dcache_invalidate_all();
310 dcache_mmu_enable();
311
312 /* this is going to move, but we must have it now and we're
313 * not sure where */
314 exception_init();
315
316 const unsigned epll_hz = 192000000;
317 const unsigned sample_rate = 48000;
318 const unsigned lr_frame_size = 256;
319 clock_epll_set_rate(epll_hz);
320 clock_select_i2s_clk_source();
321 clock_set_i2s_clk_prescaler(epll_hz, sample_rate * lr_frame_size);
322
323 power_enable_xclkout();
324}
325
Ronald G. Minnichf89e6b22012-12-10 16:13:43 -0800326struct chip_operations mainboard_ops = {
Paul Menzel7df4ec02013-02-12 13:12:51 +0100327 .name = "Samsung/Google ARM Chromebook",
Ronald G. Minnichf89e6b22012-12-10 16:13:43 -0800328 .enable_dev = mainboard_enable,
329};