blob: aa1148777843ba87f78f92c7f950e19ebc0dbbf9 [file] [log] [blame]
Ronald G. Minnichf89e6b22012-12-10 16:13:43 -08001/*
Stefan Reinauer043eb0e2013-05-10 16:21:58 -07002 * This file is part of the coreboot project.
Ronald G. Minnichf89e6b22012-12-10 16:13:43 -08003 *
Stefan Reinauer08dc3572013-05-14 16:57:50 -07004 * Copyright 2013 Google Inc.
Stefan Reinauer043eb0e2013-05-10 16:21:58 -07005 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; version 2 of the License.
Ronald G. Minnichf89e6b22012-12-10 16:13:43 -08009 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
Stefan Reinauer043eb0e2013-05-10 16:21:58 -070017 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
Ronald G. Minnichf89e6b22012-12-10 16:13:43 -080018 */
19
David Hendricks50c0a502013-01-31 17:05:50 -080020#include <console/console.h>
Stefan Reinauer2ae6d6f2013-05-09 16:16:13 -070021#include <device/device.h>
22#include <device/i2c.h>
23#include <drivers/ti/tps65090/tps65090.h>
24#include <cbmem.h>
25#include <delay.h>
26#include <edid.h>
27#include <vbe.h>
28#include <boot/coreboot_tables.h>
29#include <arch/cache.h>
30#include <arch/exception.h>
Stefan Reinauer08dc3572013-05-14 16:57:50 -070031#include <cpu/samsung/exynos5250/tmu.h>
Stefan Reinauer2ae6d6f2013-05-09 16:16:13 -070032#include <cpu/samsung/exynos5250/clk.h>
33#include <cpu/samsung/exynos5250/cpu.h>
David Hendricks0d4f97e2013-02-03 18:09:58 -080034#include <cpu/samsung/exynos5250/gpio.h>
Stefan Reinauer2ae6d6f2013-05-09 16:16:13 -070035#include <cpu/samsung/exynos5250/power.h>
Stefan Reinauerb98dec02013-05-14 13:32:33 -070036#include <cpu/samsung/exynos5250/i2c.h>
Stefan Reinauer08dc3572013-05-14 16:57:50 -070037#include <cpu/samsung/exynos5250/dp-core.h>
David Hendricks0d4f97e2013-02-03 18:09:58 -080038
Stefan Reinauer043eb0e2013-05-10 16:21:58 -070039#include "exynos5250.h"
David Hendricks0d4f97e2013-02-03 18:09:58 -080040
Stefan Reinauer2ae6d6f2013-05-09 16:16:13 -070041/* convenient shorthand (in MB) */
42#define DRAM_START (CONFIG_SYS_SDRAM_BASE >> 20)
43#define DRAM_SIZE CONFIG_DRAM_SIZE_MB
44#define DRAM_END (DRAM_START + DRAM_SIZE) /* plus one... */
45
Stefan Reinauer043eb0e2013-05-10 16:21:58 -070046static struct edid edid = {
Stefan Reinauer2ae6d6f2013-05-09 16:16:13 -070047 .ha = 1366,
48 .va = 768,
49 .bpp = 16,
Gabe Blackdcaaba42013-07-07 04:05:51 -070050 .x_resolution = 1366,
51 .y_resolution = 768,
52 .bytes_per_line = 2 * 1366
David Hendricks0d4f97e2013-02-03 18:09:58 -080053};
54
Stefan Reinauer2ae6d6f2013-05-09 16:16:13 -070055/* TODO: transplanted DP stuff, clean up once we have something that works */
56static enum exynos5_gpio_pin dp_pd_l = GPIO_Y25; /* active low */
57static enum exynos5_gpio_pin dp_rst_l = GPIO_X15; /* active low */
58static enum exynos5_gpio_pin dp_hpd = GPIO_X07; /* active high */
59
60static void exynos_dp_bridge_setup(void)
Ronald G. Minnichf89e6b22012-12-10 16:13:43 -080061{
Gabe Blackfe640602013-06-15 20:33:05 -070062 exynos_pinmux_dphpd();
David Hendricks0d4f97e2013-02-03 18:09:58 -080063
Stefan Reinauer2ae6d6f2013-05-09 16:16:13 -070064 gpio_set_value(dp_pd_l, 1);
Stefan Reinauerdc006c12013-05-15 14:54:07 -070065 gpio_cfg_pin(dp_pd_l, GPIO_OUTPUT);
66 gpio_set_pull(dp_pd_l, GPIO_PULL_NONE);
David Hendricks0d4f97e2013-02-03 18:09:58 -080067
Stefan Reinauer2ae6d6f2013-05-09 16:16:13 -070068 gpio_set_value(dp_rst_l, 0);
Stefan Reinauerdc006c12013-05-15 14:54:07 -070069 gpio_cfg_pin(dp_rst_l, GPIO_OUTPUT);
70 gpio_set_pull(dp_rst_l, GPIO_PULL_NONE);
Stefan Reinauer2ae6d6f2013-05-09 16:16:13 -070071 udelay(10);
72 gpio_set_value(dp_rst_l, 1);
Ronald G. Minnichf89e6b22012-12-10 16:13:43 -080073}
74
Stefan Reinauer2ae6d6f2013-05-09 16:16:13 -070075static void exynos_dp_bridge_init(void)
76{
77 /* De-assert PD (and possibly RST) to power up the bridge */
78 gpio_set_value(dp_pd_l, 1);
79 gpio_set_value(dp_rst_l, 1);
80
81 /*
82 * We need to wait for 90ms after bringing up the bridge since
83 * there is a phantom "high" on the HPD chip during its
84 * bootup. The phantom high comes within 7ms of de-asserting
85 * PD and persists for at least 15ms. The real high comes
86 * roughly 50ms after PD is de-asserted. The phantom high
87 * makes it hard for us to know when the NXP chip is up.
88 */
89 udelay(90000);
90}
91
92static int exynos_dp_hotplug(void)
93{
94 /* Check HPD. If it's high, we're all good. */
95 return gpio_get_value(dp_hpd) ? 0 : 1;
96}
97
98static void exynos_dp_reset(void)
99{
100 gpio_set_value(dp_pd_l, 0);
101 gpio_set_value(dp_rst_l, 0);
102 /* paranoid delay period (300ms) */
103 udelay(300 * 1000);
104}
105
106/*
107 * This delay is T3 in the LCD timing spec (defined as >200ms). We set
108 * this down to 60ms since that's the approximate maximum amount of time
109 * it'll take a bridge to start outputting LVDS data. The delay of
110 * >200ms is just a conservative value to avoid turning on the backlight
111 * when there's random LCD data on the screen. Shaving 140ms off the
112 * boot is an acceptable trade-off.
113 */
114#define LCD_T3_DELAY_MS 60
115
116#define LCD_T5_DELAY_MS 10
117#define LCD_T6_DELAY_MS 10
118
Stefan Reinauer043eb0e2013-05-10 16:21:58 -0700119static void backlight_pwm(void)
Stefan Reinauer2ae6d6f2013-05-09 16:16:13 -0700120{
121 /*Configure backlight PWM as a simple output high (100% brightness) */
122 gpio_direction_output(GPIO_B20, 1);
123 udelay(LCD_T6_DELAY_MS * 1000);
124}
125
Stefan Reinauer043eb0e2013-05-10 16:21:58 -0700126static void backlight_en(void)
Stefan Reinauer2ae6d6f2013-05-09 16:16:13 -0700127{
Stefan Reinauerdc006c12013-05-15 14:54:07 -0700128 /* Configure GPIO for LCD_BL_EN */
Stefan Reinauer2ae6d6f2013-05-09 16:16:13 -0700129 gpio_direction_output(GPIO_X30, 1);
130}
131
David Hendricks8ccabb62013-08-01 19:12:56 -0700132#define TPS65090_BUS 4 /* Snow-specific */
Stefan Reinauer2ae6d6f2013-05-09 16:16:13 -0700133
134#define FET1_CTRL 0x0f
135#define FET6_CTRL 0x14
136
Stefan Reinauer043eb0e2013-05-10 16:21:58 -0700137static void lcd_vdd(void)
Stefan Reinauer2ae6d6f2013-05-09 16:16:13 -0700138{
139 /* Enable FET6, lcd panel */
David Hendricks8ccabb62013-08-01 19:12:56 -0700140 tps65090_fet_enable(TPS65090_BUS, FET6_CTRL);
Stefan Reinauer2ae6d6f2013-05-09 16:16:13 -0700141}
142
Stefan Reinauer043eb0e2013-05-10 16:21:58 -0700143static void backlight_vdd(void)
Stefan Reinauer2ae6d6f2013-05-09 16:16:13 -0700144{
145 /* Enable FET1, backlight */
David Hendricks8ccabb62013-08-01 19:12:56 -0700146 tps65090_fet_enable(TPS65090_BUS, FET1_CTRL);
Stefan Reinauer2ae6d6f2013-05-09 16:16:13 -0700147 udelay(LCD_T5_DELAY_MS * 1000);
148}
149
150//static struct video_info smdk5250_dp_config = {
Stefan Reinauer043eb0e2013-05-10 16:21:58 -0700151static struct video_info dp_video_info = {
Stefan Reinauer2ae6d6f2013-05-09 16:16:13 -0700152 /* FIXME: fix video_info struct to use const for name */
153 .name = (char *)"eDP-LVDS NXP PTN3460",
154
155 .h_sync_polarity = 0,
156 .v_sync_polarity = 0,
157 .interlaced = 0,
158
159 .color_space = COLOR_RGB,
160 .dynamic_range = VESA,
161 .ycbcr_coeff = COLOR_YCBCR601,
162 .color_depth = COLOR_8,
163
164 .link_rate = LINK_RATE_2_70GBPS,
165 .lane_count = LANE_COUNT2,
166};
167
168/* FIXME: move some place more appropriate */
169#define EXYNOS5250_DP1_BASE 0x145b0000
Stefan Reinauer043eb0e2013-05-10 16:21:58 -0700170#define MAX_DP_TRIES 5
Stefan Reinauer2ae6d6f2013-05-09 16:16:13 -0700171
172/*
173 * This function disables the USB3.0 PLL to save power
174 */
175static void disable_usb30_pll(void)
176{
177 enum exynos5_gpio_pin usb3_pll_l = GPIO_Y11;
178
179 gpio_direction_output(usb3_pll_l, 0);
180}
181
Gabe Black1387b432013-05-18 15:55:47 -0700182static void gpio_init(void)
183{
184 /* Set up the I2C busses. */
Gabe Blackfe640602013-06-15 20:33:05 -0700185 exynos_pinmux_i2c0();
186 exynos_pinmux_i2c1();
187 exynos_pinmux_i2c2();
188 exynos_pinmux_i2c3();
189 exynos_pinmux_i2c4();
190 exynos_pinmux_i2c7();
Gabe Black1387b432013-05-18 15:55:47 -0700191
192 /* Set up the GPIOs used to arbitrate for I2C bus 4. */
193 gpio_set_pull(GPIO_F03, GPIO_PULL_NONE);
194 gpio_set_pull(GPIO_E04, GPIO_PULL_NONE);
195 gpio_direction_output(GPIO_F03, 1);
196 gpio_direction_input(GPIO_E04);
197
198 /* Set up the GPIO used to enable the audio codec. */
199 gpio_set_pull(GPIO_X17, GPIO_PULL_NONE);
200 gpio_set_pull(GPIO_X15, GPIO_PULL_NONE);
201 gpio_direction_output(GPIO_X17, 1);
202 gpio_direction_output(GPIO_X15, 1);
203
204 /* Set up the I2S busses. */
Gabe Blacke6789c12013-08-05 22:19:36 -0700205 exynos_pinmux_i2s0();
Gabe Blackfe640602013-06-15 20:33:05 -0700206 exynos_pinmux_i2s1();
Gabe Black1387b432013-05-18 15:55:47 -0700207}
208
Stefan Reinauer2ae6d6f2013-05-09 16:16:13 -0700209/* this happens after cpu_init where exynos resources are set */
210static void mainboard_init(device_t dev)
211{
212 int dp_tries;
213 struct s5p_dp_device dp_device = {
214 .base = (struct exynos5_dp *)EXYNOS5250_DP1_BASE,
Stefan Reinauer043eb0e2013-05-10 16:21:58 -0700215 .video_info = &dp_video_info,
Stefan Reinauer2ae6d6f2013-05-09 16:16:13 -0700216 };
Stefan Reinauer66287442013-06-19 15:54:19 -0700217 void *fb_addr = (void *)(get_fb_base_kb() * KiB);
Stefan Reinauer2ae6d6f2013-05-09 16:16:13 -0700218
Gabe Black1387b432013-05-18 15:55:47 -0700219 gpio_init();
220
David Hendricks8ccabb62013-08-01 19:12:56 -0700221 i2c_init(TPS65090_BUS, I2C_0_SPEED, I2C_SLAVE);
Stefan Reinauer043eb0e2013-05-10 16:21:58 -0700222 i2c_init(7, I2C_0_SPEED, I2C_SLAVE);
Stefan Reinauer2ae6d6f2013-05-09 16:16:13 -0700223
224 tmu_init(&exynos5250_tmu_info);
225
226 /* Clock Gating all the unused IP's to save power */
227 clock_gate();
228
229 /* Disable USB3.0 PLL to save 250mW of power */
230 disable_usb30_pll();
231
Gabe Black1e797bd2013-05-18 15:58:46 -0700232 set_vbe_mode_info_valid(&edid, (uintptr_t)fb_addr);
Stefan Reinauer2ae6d6f2013-05-09 16:16:13 -0700233
Stefan Reinauer043eb0e2013-05-10 16:21:58 -0700234 lcd_vdd();
Stefan Reinauera86c33a2013-05-17 10:34:25 -0700235
236 // FIXME: should timeout
Stefan Reinauer2ae6d6f2013-05-09 16:16:13 -0700237 do {
238 udelay(50);
239 } while (!exynos_dp_hotplug());
240
241 exynos_dp_bridge_setup();
Stefan Reinauer043eb0e2013-05-10 16:21:58 -0700242 for (dp_tries = 1; dp_tries <= MAX_DP_TRIES; dp_tries++) {
Stefan Reinauer2ae6d6f2013-05-09 16:16:13 -0700243 exynos_dp_bridge_init();
244 if (exynos_dp_hotplug()) {
245 exynos_dp_reset();
246 continue;
247 }
248
249 if (dp_controller_init(&dp_device))
250 continue;
251
252 udelay(LCD_T3_DELAY_MS * 1000);
253
Stefan Reinauer043eb0e2013-05-10 16:21:58 -0700254 backlight_vdd();
255 backlight_pwm();
256 backlight_en();
Stefan Reinauer2ae6d6f2013-05-09 16:16:13 -0700257 /* if we're here, we're successful */
258 break;
259 }
260
Stefan Reinauer043eb0e2013-05-10 16:21:58 -0700261 if (dp_tries > MAX_DP_TRIES)
Stefan Reinauer2ae6d6f2013-05-09 16:16:13 -0700262 printk(BIOS_ERR, "%s: Failed to set up displayport\n", __func__);
Stefan Reinauerdc006c12013-05-15 14:54:07 -0700263
Stefan Reinauera86c33a2013-05-17 10:34:25 -0700264 // Uncomment to get excessive GPIO output:
265 // gpio_info();
Stefan Reinauer2ae6d6f2013-05-09 16:16:13 -0700266}
267
Stefan Reinauer66287442013-06-19 15:54:19 -0700268#if !CONFIG_DYNAMIC_CBMEM
Kyösti Mälkki95c39c22013-06-22 14:05:28 +0300269void get_cbmem_table(uint64_t *base, uint64_t *size)
Kyösti Mälkki1ae305e2013-09-04 13:05:01 +0300270{
Kyösti Mälkki95c39c22013-06-22 14:05:28 +0300271 *size = CONFIG_COREBOOT_TABLES_SIZE;
272 *base = CONFIG_SYS_SDRAM_BASE +
Kyösti Mälkki1ae305e2013-09-04 13:05:01 +0300273 ((unsigned)CONFIG_DRAM_SIZE_MB << 20ULL) -
274 CONFIG_COREBOOT_TABLES_SIZE;
Kyösti Mälkki1ae305e2013-09-04 13:05:01 +0300275}
Stefan Reinauer66287442013-06-19 15:54:19 -0700276#endif
Kyösti Mälkki1ae305e2013-09-04 13:05:01 +0300277
Stefan Reinauer2ae6d6f2013-05-09 16:16:13 -0700278static void mainboard_enable(device_t dev)
279{
280 dev->ops->init = &mainboard_init;
281
Stefan Reinauer66287442013-06-19 15:54:19 -0700282#if !CONFIG_DYNAMIC_CBMEM
Stefan Reinauer2ae6d6f2013-05-09 16:16:13 -0700283 /* set up coreboot tables */
Kyösti Mälkki95c39c22013-06-22 14:05:28 +0300284 cbmem_initialize();
Stefan Reinauer66287442013-06-19 15:54:19 -0700285#endif
Stefan Reinauer2ae6d6f2013-05-09 16:16:13 -0700286
287 /* set up dcache and MMU */
288 /* FIXME: this should happen via resource allocator */
289 exynos5250_config_l2_cache();
290 mmu_init();
291 mmu_config_range(0, DRAM_START, DCACHE_OFF);
292 mmu_config_range(DRAM_START, DRAM_SIZE, DCACHE_WRITEBACK);
293 mmu_config_range(DRAM_END, 4096 - DRAM_END, DCACHE_OFF);
294 dcache_invalidate_all();
295 dcache_mmu_enable();
296
297 /* this is going to move, but we must have it now and we're
298 * not sure where */
299 exception_init();
300
301 const unsigned epll_hz = 192000000;
302 const unsigned sample_rate = 48000;
303 const unsigned lr_frame_size = 256;
304 clock_epll_set_rate(epll_hz);
305 clock_select_i2s_clk_source();
306 clock_set_i2s_clk_prescaler(epll_hz, sample_rate * lr_frame_size);
307
308 power_enable_xclkout();
309}
310
Ronald G. Minnichf89e6b22012-12-10 16:13:43 -0800311struct chip_operations mainboard_ops = {
Paul Menzel7df4ec02013-02-12 13:12:51 +0100312 .name = "Samsung/Google ARM Chromebook",
Ronald G. Minnichf89e6b22012-12-10 16:13:43 -0800313 .enable_dev = mainboard_enable,
314};