blob: a5114681717bca94683ed6c10e2777638c165234 [file] [log] [blame]
Angel Pons182dbde2020-04-02 23:49:05 +02001/* SPDX-License-Identifier: GPL-2.0-only */
Stefan Reinauer679c9f92009-01-20 22:54:59 +00002
3#include <console/console.h>
4#include <device/device.h>
5#include <device/pci.h>
6#include <device/pci_ids.h>
7#include <device/pci_ops.h>
Kyösti Mälkki13f66502019-03-03 08:01:05 +02008#include <device/mmio.h>
Stefan Reinauer679c9f92009-01-20 22:54:59 +00009#include <delay.h>
Vladimir Serbinenko75c83872014-09-05 01:01:31 +020010#include <device/azalia_device.h>
Kyösti Mälkki12b121c2019-08-18 16:33:39 +030011#include "chip.h"
Stefan Reinauer679c9f92009-01-20 22:54:59 +000012#include "i82801gx.h"
13
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -080014static int codec_detect(u8 *base)
Stefan Reinauer679c9f92009-01-20 22:54:59 +000015{
Stefan Reinauera8e11682009-03-11 14:54:18 +000016 u32 reg32;
Stefan Reinauer679c9f92009-01-20 22:54:59 +000017
Elyes HAOUAS6ea24ff2020-08-11 09:21:24 +020018 /* Set Bit 0 to 0 to enter reset state (BAR + 0x8)[0] */
Angel Pons61dd8362020-12-05 18:02:32 +010019 if (azalia_set_bits(base + HDA_GCTL_REG, HDA_GCTL_CRST, 0) < 0)
Stefan Reinauera8e11682009-03-11 14:54:18 +000020 goto no_codec;
Stefan Reinauer679c9f92009-01-20 22:54:59 +000021
Stefan Reinauera8e11682009-03-11 14:54:18 +000022 /* Set Bit 0 to 1 to exit reset state (BAR + 0x8)[0] */
Angel Pons61dd8362020-12-05 18:02:32 +010023 if (azalia_set_bits(base + HDA_GCTL_REG, HDA_GCTL_CRST, HDA_GCTL_CRST) < 0)
Stefan Reinauera8e11682009-03-11 14:54:18 +000024 goto no_codec;
Stefan Reinauer679c9f92009-01-20 22:54:59 +000025
Elyes HAOUAS6ea24ff2020-08-11 09:21:24 +020026 /* Read in Codec location (BAR + 0xe)[2..0] */
Elyes HAOUASf1da9092020-08-03 15:35:16 +020027 reg32 = read32(base + HDA_STATESTS_REG);
Stefan Reinauera8e11682009-03-11 14:54:18 +000028 reg32 &= 0x0f;
29 if (!reg32)
30 goto no_codec;
Stefan Reinauer109ab312009-08-12 16:08:05 +000031
Stefan Reinauera8e11682009-03-11 14:54:18 +000032 return reg32;
33
34no_codec:
35 /* Codec Not found */
36 /* Put HDA back in reset (BAR + 0x8) [0] */
Angel Pons61dd8362020-12-05 18:02:32 +010037 azalia_set_bits(base + HDA_GCTL_REG, 1, 0);
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +000038 printk(BIOS_DEBUG, "Azalia: No codec!\n");
Stefan Reinauera8e11682009-03-11 14:54:18 +000039 return 0;
Stefan Reinauer679c9f92009-01-20 22:54:59 +000040}
41
Arthur Heymans3f111b02017-03-09 12:02:52 +010042static u32 find_verb(struct device *dev, u32 viddid, const u32 **verb)
Stefan Reinauer679c9f92009-01-20 22:54:59 +000043{
Arthur Heymans3f111b02017-03-09 12:02:52 +010044 int idx = 0;
Stefan Reinauer14e22772010-04-27 06:56:47 +000045
Stefan Reinaueraca6ec62009-10-26 17:12:21 +000046 while (idx < (cim_verb_data_size / sizeof(u32))) {
Elyes HAOUAS6ea24ff2020-08-11 09:21:24 +020047 u32 verb_size = 4 * cim_verb_data[idx + 2]; // in u32
Stefan Reinaueraca6ec62009-10-26 17:12:21 +000048 if (cim_verb_data[idx] != viddid) {
Elyes HAOUAS6ea24ff2020-08-11 09:21:24 +020049 idx += verb_size + 3; // skip verb + header
Stefan Reinaueraca6ec62009-10-26 17:12:21 +000050 continue;
51 }
Elyes HAOUAS6ea24ff2020-08-11 09:21:24 +020052 *verb = &cim_verb_data[idx + 3];
Stefan Reinaueraca6ec62009-10-26 17:12:21 +000053 return verb_size;
Stefan Reinauera8e11682009-03-11 14:54:18 +000054 }
55
Stefan Reinaueraca6ec62009-10-26 17:12:21 +000056 /* Not all codecs need to load another verb */
57 return 0;
Stefan Reinauer679c9f92009-01-20 22:54:59 +000058}
59
Elyes HAOUAS6ea24ff2020-08-11 09:21:24 +020060/*
61 * Wait 50usec for the codec to indicate it is ready.
62 * No response would imply that the codec is non-operative.
Stefan Reinauer679c9f92009-01-20 22:54:59 +000063 */
64
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -080065static int wait_for_ready(u8 *base)
Stefan Reinauer679c9f92009-01-20 22:54:59 +000066{
Elyes HAOUAS92646ea2020-04-04 13:43:03 +020067 /* Use a 50 usec timeout - the Linux kernel uses the same duration */
Stefan Reinauer679c9f92009-01-20 22:54:59 +000068 int timeout = 50;
69
Elyes HAOUASba28e8d2016-08-31 19:22:16 +020070 while (timeout--) {
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -080071 u32 reg32 = read32(base + HDA_ICII_REG);
Stefan Reinauera8e11682009-03-11 14:54:18 +000072 if (!(reg32 & HDA_ICII_BUSY))
Stefan Reinauer679c9f92009-01-20 22:54:59 +000073 return 0;
74 udelay(1);
75 }
76
77 return -1;
78}
79
Elyes HAOUAS6ea24ff2020-08-11 09:21:24 +020080/*
81 * Wait 50usec for the codec to indicate that it accepted the previous command.
82 * No response would imply that the code is non-operative.
Stefan Reinauer679c9f92009-01-20 22:54:59 +000083 */
84
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -080085static int wait_for_valid(u8 *base)
Stefan Reinauer679c9f92009-01-20 22:54:59 +000086{
Stefan Reinaueraca6ec62009-10-26 17:12:21 +000087 u32 reg32;
Elyes HAOUAS6ea24ff2020-08-11 09:21:24 +020088 /* Use a 50 usec timeout - the Linux kernel uses the same duration */
89 int timeout = 50;
Stefan Reinaueraca6ec62009-10-26 17:12:21 +000090
91 /* Send the verb to the codec */
Elyes HAOUASf1da9092020-08-03 15:35:16 +020092 reg32 = read32(base + HDA_ICII_REG);
93 reg32 |= HDA_ICII_BUSY | HDA_ICII_VALID;
94 write32(base + HDA_ICII_REG, reg32);
Stefan Reinaueraca6ec62009-10-26 17:12:21 +000095
Elyes HAOUASba28e8d2016-08-31 19:22:16 +020096 while (timeout--) {
Stefan Reinauer9fe4d792010-01-16 17:53:38 +000097 reg32 = read32(base + HDA_ICII_REG);
Elyes HAOUAS92646ea2020-04-04 13:43:03 +020098 if ((reg32 & (HDA_ICII_VALID | HDA_ICII_BUSY)) == HDA_ICII_VALID)
Stefan Reinauer679c9f92009-01-20 22:54:59 +000099 return 0;
100 udelay(1);
101 }
102
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000103 return -1;
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000104}
105
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -0800106static void codec_init(struct device *dev, u8 *base, int addr)
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000107{
Stefan Reinauera8e11682009-03-11 14:54:18 +0000108 u32 reg32;
Stefan Reinauerc4f1a772010-06-05 10:03:08 +0000109 const u32 *verb;
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000110 u32 verb_size;
111 int i;
112
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000113 printk(BIOS_DEBUG, "Azalia: Initializing codec #%d\n", addr);
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000114
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000115 /* 1 */
Angel Pons554713e2020-10-24 23:23:07 +0200116 if (wait_for_ready(base) < 0) {
Elyes HAOUAS6ea24ff2020-08-11 09:21:24 +0200117 printk(BIOS_DEBUG, " codec not ready.\n");
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000118 return;
Elyes HAOUAS6ea24ff2020-08-11 09:21:24 +0200119 }
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000120
Stefan Reinauera8e11682009-03-11 14:54:18 +0000121 reg32 = (addr << 28) | 0x000f0000;
Elyes HAOUASf1da9092020-08-03 15:35:16 +0200122 write32(base + HDA_IC_REG, reg32);
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000123
Angel Pons554713e2020-10-24 23:23:07 +0200124 if (wait_for_valid(base) < 0) {
Elyes HAOUAS6ea24ff2020-08-11 09:21:24 +0200125 printk(BIOS_DEBUG, " codec not valid.\n");
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000126 return;
Elyes HAOUAS6ea24ff2020-08-11 09:21:24 +0200127 }
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000128
129 /* 2 */
Elyes HAOUAS6ea24ff2020-08-11 09:21:24 +0200130 reg32 = read32(base + HDA_IR_REG);
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000131 printk(BIOS_DEBUG, "Azalia: codec viddid: %08x\n", reg32);
Stefan Reinauera8e11682009-03-11 14:54:18 +0000132 verb_size = find_verb(dev, reg32, &verb);
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000133
134 if (!verb_size) {
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000135 printk(BIOS_DEBUG, "Azalia: No verb!\n");
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000136 return;
137 }
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000138 printk(BIOS_DEBUG, "Azalia: verb_size: %d\n", verb_size);
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000139
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000140 /* 3 */
141 for (i = 0; i < verb_size; i++) {
Angel Pons554713e2020-10-24 23:23:07 +0200142 if (wait_for_ready(base) < 0)
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000143 return;
144
Elyes HAOUASf1da9092020-08-03 15:35:16 +0200145 write32(base + HDA_IC_REG, verb[i]);
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000146
Angel Pons554713e2020-10-24 23:23:07 +0200147 if (wait_for_valid(base) < 0)
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000148 return;
149 }
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000150 printk(BIOS_DEBUG, "Azalia: verb loaded.\n");
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000151}
152
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -0800153static void codecs_init(struct device *dev, u8 *base, u32 codec_mask)
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000154{
155 int i;
Elyes HAOUAS6ea24ff2020-08-11 09:21:24 +0200156
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000157 for (i = 2; i >= 0; i--) {
158 if (codec_mask & (1 << i))
Stefan Reinauera8e11682009-03-11 14:54:18 +0000159 codec_init(dev, base, i);
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000160 }
161}
162
163static void azalia_init(struct device *dev)
164{
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -0800165 u8 *base;
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000166 struct resource *res;
167 u32 codec_mask;
Stefan Reinauera8e11682009-03-11 14:54:18 +0000168 u8 reg8;
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000169
Stefan Reinauera8e11682009-03-11 14:54:18 +0000170 // ESD
Angel Ponsd19332c2020-06-08 12:32:54 +0200171 pci_update_config32(dev, 0x134, ~(0xff << 16), 2 << 16);
Stefan Reinauera8e11682009-03-11 14:54:18 +0000172
173 // Link1 description
Angel Ponsd19332c2020-06-08 12:32:54 +0200174 pci_update_config32(dev, 0x140, ~(0xff << 16), 2 << 16);
Stefan Reinauera8e11682009-03-11 14:54:18 +0000175
176 // Port VC0 Resource Control Register
Angel Ponsd19332c2020-06-08 12:32:54 +0200177 pci_update_config32(dev, 0x114, ~(0xff << 0), 1);
Stefan Reinauera8e11682009-03-11 14:54:18 +0000178
179 // VCi traffic class
Angel Ponsd19332c2020-06-08 12:32:54 +0200180 pci_or_config8(dev, 0x44, 7 << 0); // TC7
Stefan Reinauera8e11682009-03-11 14:54:18 +0000181
182 // VCi Resource Control
Angel Ponsd19332c2020-06-08 12:32:54 +0200183 pci_or_config32(dev, 0x120, (1 << 31) | (1 << 24) | (0x80 << 0)); /* VCi ID and map */
Stefan Reinauera8e11682009-03-11 14:54:18 +0000184
185 /* Set Bus Master */
Elyes HAOUAS12349252020-04-27 05:08:26 +0200186 pci_or_config16(dev, PCI_COMMAND, PCI_COMMAND_MASTER);
Stefan Reinauera8e11682009-03-11 14:54:18 +0000187
188 pci_write_config8(dev, 0x3c, 0x0a); // unused?
189
190 // TODO Actually check if we're AC97 or HDA instead of hardcoding this
Stefan Reinauer38f147e2010-02-08 12:20:50 +0000191 // here, in devicetree.cb and/or romstage.c.
Stefan Reinauera8e11682009-03-11 14:54:18 +0000192 reg8 = pci_read_config8(dev, 0x40);
193 reg8 |= (1 << 3); // Clear Clock Detect Bit
194 pci_write_config8(dev, 0x40, reg8);
195 reg8 &= ~(1 << 3); // Keep CLKDETCLR from clearing the bit over and over
196 pci_write_config8(dev, 0x40, reg8);
197 reg8 |= (1 << 2); // Enable clock detection
198 pci_write_config8(dev, 0x40, reg8);
199 mdelay(1);
200 reg8 = pci_read_config8(dev, 0x40);
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000201 printk(BIOS_DEBUG, "Azalia: codec type: %s\n", (reg8 & (1 << 1))?"Azalia":"AC97");
Stefan Reinauera8e11682009-03-11 14:54:18 +0000202
Angel Ponsd19332c2020-06-08 12:32:54 +0200203 // Select Azalia mode. This needs to be controlled via devicetree.cb
204 pci_or_config8(dev, 0x40, 1); // Audio Control
Stefan Reinauera8e11682009-03-11 14:54:18 +0000205
Angel Ponsd19332c2020-06-08 12:32:54 +0200206 // Docking not supported
207 pci_and_config8(dev, 0x4d, (u8)~(1 << 7)); // Docking Status
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000208
Elyes HAOUAS6ea24ff2020-08-11 09:21:24 +0200209 res = find_resource(dev, PCI_BASE_ADDRESS_0);
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000210 if (!res)
211 return;
212
Elyes HAOUAS6ea24ff2020-08-11 09:21:24 +0200213 // NOTE this will break as soon as the Azalia get's a bar above 4G.
214 // Is there anything we can do about it?
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -0800215 base = res2mmio(res, 0, 0);
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000216 printk(BIOS_DEBUG, "Azalia: base = %08x\n", (u32)base);
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000217 codec_mask = codec_detect(base);
218
219 if (codec_mask) {
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000220 printk(BIOS_DEBUG, "Azalia: codec_mask = %02x\n", codec_mask);
Stefan Reinauera8e11682009-03-11 14:54:18 +0000221 codecs_init(dev, base, codec_mask);
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000222 }
223}
224
225static struct device_operations azalia_ops = {
226 .read_resources = pci_dev_read_resources,
227 .set_resources = pci_dev_set_resources,
228 .enable_resources = pci_dev_enable_resources,
229 .init = azalia_init,
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000230 .enable = i82801gx_enable,
Angel Pons1fc0edd2020-05-31 00:03:28 +0200231 .ops_pci = &pci_dev_ops_pci,
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000232};
233
234/* 82801GB/GR/GDH/GBM/GHM (ICH7/ICH7R/ICH7DH/ICH7-M/ICH7-M DH) */
235static const struct pci_driver i82801gx_azalia __pci_driver = {
236 .ops = &azalia_ops,
237 .vendor = PCI_VENDOR_ID_INTEL,
238 .device = 0x27d8,
239};