blob: 7bf48ef7b0fb282b860df9eac743876d8289ccf5 [file] [log] [blame]
Stefan Reinauer679c9f92009-01-20 22:54:59 +00001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2008 Advanced Micro Devices, Inc.
5 * Copyright (C) 2008-2009 coresystems GmbH
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; version 2 of the License.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
Stefan Reinauer679c9f92009-01-20 22:54:59 +000015 */
16
17#include <console/console.h>
18#include <device/device.h>
19#include <device/pci.h>
20#include <device/pci_ids.h>
21#include <device/pci_ops.h>
Kyösti Mälkki13f66502019-03-03 08:01:05 +020022#include <device/mmio.h>
Stefan Reinauer679c9f92009-01-20 22:54:59 +000023#include <delay.h>
Vladimir Serbinenko75c83872014-09-05 01:01:31 +020024#include <device/azalia_device.h>
Stefan Reinauer679c9f92009-01-20 22:54:59 +000025#include "i82801gx.h"
26
27#define HDA_ICII_REG 0x68
Andrew Wuae8d0692013-08-02 19:29:17 +080028#define HDA_ICII_BUSY (1 << 0)
29#define HDA_ICII_VALID (1 << 1)
Stefan Reinauer679c9f92009-01-20 22:54:59 +000030
Stefan Reinauera8e11682009-03-11 14:54:18 +000031typedef struct southbridge_intel_i82801gx_config config_t;
32
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -080033static int set_bits(void *port, u32 mask, u32 val)
Stefan Reinauer679c9f92009-01-20 22:54:59 +000034{
Stefan Reinauera8e11682009-03-11 14:54:18 +000035 u32 reg32;
Stefan Reinauer679c9f92009-01-20 22:54:59 +000036 int count;
37
Stefan Reinauera8e11682009-03-11 14:54:18 +000038 /* Write (val & mask) to port */
Stefan Reinauer679c9f92009-01-20 22:54:59 +000039 val &= mask;
Stefan Reinauer9fe4d792010-01-16 17:53:38 +000040 reg32 = read32(port);
Stefan Reinauera8e11682009-03-11 14:54:18 +000041 reg32 &= ~mask;
42 reg32 |= val;
Stefan Reinauer9fe4d792010-01-16 17:53:38 +000043 write32(port, reg32);
Stefan Reinauer679c9f92009-01-20 22:54:59 +000044
Stefan Reinauer109ab312009-08-12 16:08:05 +000045 /* Wait for readback of register to
46 * match what was just written to it
Stefan Reinauera8e11682009-03-11 14:54:18 +000047 */
Stefan Reinauer679c9f92009-01-20 22:54:59 +000048 count = 50;
49 do {
Stefan Reinauera8e11682009-03-11 14:54:18 +000050 /* Wait 1ms based on BKDG wait time */
51 mdelay(1);
Stefan Reinauer9fe4d792010-01-16 17:53:38 +000052 reg32 = read32(port);
Stefan Reinauera8e11682009-03-11 14:54:18 +000053 reg32 &= mask;
54 } while ((reg32 != val) && --count);
Stefan Reinauer679c9f92009-01-20 22:54:59 +000055
Stefan Reinauer0a58a7b2010-10-10 21:15:01 +000056 /* Timeout occurred */
Stefan Reinauer679c9f92009-01-20 22:54:59 +000057 if (!count)
58 return -1;
Stefan Reinauer679c9f92009-01-20 22:54:59 +000059 return 0;
60}
61
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -080062static int codec_detect(u8 *base)
Stefan Reinauer679c9f92009-01-20 22:54:59 +000063{
Stefan Reinauera8e11682009-03-11 14:54:18 +000064 u32 reg32;
Stefan Reinauer679c9f92009-01-20 22:54:59 +000065
Stefan Reinauera8e11682009-03-11 14:54:18 +000066 /* Set Bit0 to 0 to enter reset state (BAR + 0x8)[0] */
Stefan Reinauer109ab312009-08-12 16:08:05 +000067 if (set_bits(base + 0x08, 1, 0) == -1)
Stefan Reinauera8e11682009-03-11 14:54:18 +000068 goto no_codec;
Stefan Reinauer679c9f92009-01-20 22:54:59 +000069
Stefan Reinauera8e11682009-03-11 14:54:18 +000070 /* Set Bit 0 to 1 to exit reset state (BAR + 0x8)[0] */
Stefan Reinauer109ab312009-08-12 16:08:05 +000071 if (set_bits(base + 0x08, 1, 1) == -1)
Stefan Reinauera8e11682009-03-11 14:54:18 +000072 goto no_codec;
Stefan Reinauer679c9f92009-01-20 22:54:59 +000073
Stefan Reinauera8e11682009-03-11 14:54:18 +000074 /* Read in Codec location (BAR + 0xe)[2..0]*/
Stefan Reinauer9fe4d792010-01-16 17:53:38 +000075 reg32 = read32(base + 0xe);
Stefan Reinauera8e11682009-03-11 14:54:18 +000076 reg32 &= 0x0f;
77 if (!reg32)
78 goto no_codec;
Stefan Reinauer109ab312009-08-12 16:08:05 +000079
Stefan Reinauera8e11682009-03-11 14:54:18 +000080 return reg32;
81
82no_codec:
83 /* Codec Not found */
84 /* Put HDA back in reset (BAR + 0x8) [0] */
Stefan Reinauer679c9f92009-01-20 22:54:59 +000085 set_bits(base + 0x08, 1, 0);
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +000086 printk(BIOS_DEBUG, "Azalia: No codec!\n");
Stefan Reinauera8e11682009-03-11 14:54:18 +000087 return 0;
Stefan Reinauer679c9f92009-01-20 22:54:59 +000088}
89
Arthur Heymans3f111b02017-03-09 12:02:52 +010090static u32 find_verb(struct device *dev, u32 viddid, const u32 **verb)
Stefan Reinauer679c9f92009-01-20 22:54:59 +000091{
Arthur Heymans3f111b02017-03-09 12:02:52 +010092 int idx = 0;
Stefan Reinauer14e22772010-04-27 06:56:47 +000093
Stefan Reinaueraca6ec62009-10-26 17:12:21 +000094 while (idx < (cim_verb_data_size / sizeof(u32))) {
95 u32 verb_size = 4 * cim_verb_data[idx+2]; // in u32
96 if (cim_verb_data[idx] != viddid) {
97 idx += verb_size + 3; // skip verb + header
98 continue;
99 }
100 *verb = &cim_verb_data[idx+3];
101 return verb_size;
Stefan Reinauera8e11682009-03-11 14:54:18 +0000102 }
103
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000104 /* Not all codecs need to load another verb */
105 return 0;
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000106}
107
108/**
Stefan Reinauer0a58a7b2010-10-10 21:15:01 +0000109 * Wait 50usec for the codec to indicate it is ready
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000110 * no response would imply that the codec is non-operative
111 */
112
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -0800113static int wait_for_ready(u8 *base)
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000114{
115 /* Use a 50 usec timeout - the Linux kernel uses the
116 * same duration */
117
118 int timeout = 50;
119
Elyes HAOUASba28e8d2016-08-31 19:22:16 +0200120 while (timeout--) {
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -0800121 u32 reg32 = read32(base + HDA_ICII_REG);
Stefan Reinauera8e11682009-03-11 14:54:18 +0000122 if (!(reg32 & HDA_ICII_BUSY))
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000123 return 0;
124 udelay(1);
125 }
126
127 return -1;
128}
129
130/**
Stefan Reinauer0a58a7b2010-10-10 21:15:01 +0000131 * Wait 50usec for the codec to indicate that it accepted
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000132 * the previous command. No response would imply that the code
133 * is non-operative
134 */
135
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -0800136static int wait_for_valid(u8 *base)
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000137{
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000138 u32 reg32;
139
140 /* Send the verb to the codec */
Stefan Reinauer9fe4d792010-01-16 17:53:38 +0000141 reg32 = read32(base + 0x68);
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000142 reg32 |= (1 << 0) | (1 << 1);
Stefan Reinauer9fe4d792010-01-16 17:53:38 +0000143 write32(base + 0x68, reg32);
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000144
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000145 /* Use a 50 usec timeout - the Linux kernel uses the
146 * same duration */
147
148 int timeout = 50;
Elyes HAOUASba28e8d2016-08-31 19:22:16 +0200149 while (timeout--) {
Stefan Reinauer9fe4d792010-01-16 17:53:38 +0000150 reg32 = read32(base + HDA_ICII_REG);
Stefan Reinauera8e11682009-03-11 14:54:18 +0000151 if ((reg32 & (HDA_ICII_VALID | HDA_ICII_BUSY)) ==
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000152 HDA_ICII_VALID)
153 return 0;
154 udelay(1);
155 }
156
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000157 return -1;
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000158}
159
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -0800160static void codec_init(struct device *dev, u8 *base, int addr)
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000161{
Stefan Reinauera8e11682009-03-11 14:54:18 +0000162 u32 reg32;
Stefan Reinauerc4f1a772010-06-05 10:03:08 +0000163 const u32 *verb;
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000164 u32 verb_size;
165 int i;
166
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000167 printk(BIOS_DEBUG, "Azalia: Initializing codec #%d\n", addr);
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000168
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000169 /* 1 */
170 if (wait_for_ready(base) == -1)
171 return;
172
Stefan Reinauera8e11682009-03-11 14:54:18 +0000173 reg32 = (addr << 28) | 0x000f0000;
Stefan Reinauer9fe4d792010-01-16 17:53:38 +0000174 write32(base + 0x60, reg32);
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000175
176 if (wait_for_valid(base) == -1)
177 return;
178
Stefan Reinauer9fe4d792010-01-16 17:53:38 +0000179 reg32 = read32(base + 0x64);
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000180
181 /* 2 */
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000182 printk(BIOS_DEBUG, "Azalia: codec viddid: %08x\n", reg32);
Stefan Reinauera8e11682009-03-11 14:54:18 +0000183 verb_size = find_verb(dev, reg32, &verb);
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000184
185 if (!verb_size) {
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000186 printk(BIOS_DEBUG, "Azalia: No verb!\n");
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000187 return;
188 }
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000189 printk(BIOS_DEBUG, "Azalia: verb_size: %d\n", verb_size);
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000190
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000191 /* 3 */
192 for (i = 0; i < verb_size; i++) {
193 if (wait_for_ready(base) == -1)
194 return;
195
Stefan Reinauer9fe4d792010-01-16 17:53:38 +0000196 write32(base + 0x60, verb[i]);
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000197
198 if (wait_for_valid(base) == -1)
199 return;
200 }
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000201 printk(BIOS_DEBUG, "Azalia: verb loaded.\n");
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000202}
203
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -0800204static void codecs_init(struct device *dev, u8 *base, u32 codec_mask)
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000205{
206 int i;
207 for (i = 2; i >= 0; i--) {
208 if (codec_mask & (1 << i))
Stefan Reinauera8e11682009-03-11 14:54:18 +0000209 codec_init(dev, base, i);
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000210 }
211}
212
213static void azalia_init(struct device *dev)
214{
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -0800215 u8 *base;
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000216 struct resource *res;
217 u32 codec_mask;
Stefan Reinauera8e11682009-03-11 14:54:18 +0000218 u8 reg8;
219 u32 reg32;
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000220
Stefan Reinauera8e11682009-03-11 14:54:18 +0000221 // ESD
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300222 reg32 = pci_read_config32(dev, 0x134);
Stefan Reinauera8e11682009-03-11 14:54:18 +0000223 reg32 &= 0xff00ffff;
224 reg32 |= (2 << 16);
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300225 pci_write_config32(dev, 0x134, reg32);
Stefan Reinauera8e11682009-03-11 14:54:18 +0000226
227 // Link1 description
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300228 reg32 = pci_read_config32(dev, 0x140);
Stefan Reinauera8e11682009-03-11 14:54:18 +0000229 reg32 &= 0xff00ffff;
230 reg32 |= (2 << 16);
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300231 pci_write_config32(dev, 0x140, reg32);
Stefan Reinauera8e11682009-03-11 14:54:18 +0000232
233 // Port VC0 Resource Control Register
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300234 reg32 = pci_read_config32(dev, 0x114);
Stefan Reinauera8e11682009-03-11 14:54:18 +0000235 reg32 &= 0xffffff00;
236 reg32 |= 1;
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300237 pci_write_config32(dev, 0x114, reg32);
Stefan Reinauera8e11682009-03-11 14:54:18 +0000238
239 // VCi traffic class
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300240 reg8 = pci_read_config8(dev, 0x44);
Stefan Reinauera8e11682009-03-11 14:54:18 +0000241 reg8 |= (7 << 0); // TC7
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300242 pci_write_config8(dev, 0x44, reg8);
Stefan Reinauera8e11682009-03-11 14:54:18 +0000243
244 // VCi Resource Control
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300245 reg32 = pci_read_config32(dev, 0x120);
Stefan Reinauer109ab312009-08-12 16:08:05 +0000246 reg32 |= (1 << 31);
Stefan Reinauera8e11682009-03-11 14:54:18 +0000247 reg32 |= (1 << 24); // VCi ID
248 reg32 |= (0x80 << 0); // VCi map
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300249 pci_write_config32(dev, 0x120, reg32);
Stefan Reinauera8e11682009-03-11 14:54:18 +0000250
251 /* Set Bus Master */
252 reg32 = pci_read_config32(dev, PCI_COMMAND);
253 pci_write_config32(dev, PCI_COMMAND, reg32 | PCI_COMMAND_MASTER);
254
255 pci_write_config8(dev, 0x3c, 0x0a); // unused?
256
257 // TODO Actually check if we're AC97 or HDA instead of hardcoding this
Stefan Reinauer38f147e2010-02-08 12:20:50 +0000258 // here, in devicetree.cb and/or romstage.c.
Stefan Reinauera8e11682009-03-11 14:54:18 +0000259 reg8 = pci_read_config8(dev, 0x40);
260 reg8 |= (1 << 3); // Clear Clock Detect Bit
261 pci_write_config8(dev, 0x40, reg8);
262 reg8 &= ~(1 << 3); // Keep CLKDETCLR from clearing the bit over and over
263 pci_write_config8(dev, 0x40, reg8);
264 reg8 |= (1 << 2); // Enable clock detection
265 pci_write_config8(dev, 0x40, reg8);
266 mdelay(1);
267 reg8 = pci_read_config8(dev, 0x40);
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000268 printk(BIOS_DEBUG, "Azalia: codec type: %s\n", (reg8 & (1 << 1))?"Azalia":"AC97");
Stefan Reinauera8e11682009-03-11 14:54:18 +0000269
270 //
271 reg8 = pci_read_config8(dev, 0x40); // Audio Control
Stefan Reinauer38f147e2010-02-08 12:20:50 +0000272 reg8 |= 1; // Select Azalia mode. This needs to be controlled via devicetree.cb
Stefan Reinauera8e11682009-03-11 14:54:18 +0000273 pci_write_config8(dev, 0x40, reg8);
274
275 reg8 = pci_read_config8(dev, 0x4d); // Docking Status
276 reg8 &= ~(1 << 7); // Docking not supported
277 pci_write_config8(dev, 0x4d, reg8);
278#if 0
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000279 /* Set routing pin */
280 pci_write_config32(dev, 0xf8, 0x0);
281 pci_write_config8(dev, 0xfc, 0xAA);
282
283 /* Set INTA */
284 pci_write_config8(dev, 0x63, 0x0);
285
286 /* Enable azalia, disable ac97 */
287 // pm_iowrite(0x59, 0xB);
Stefan Reinauera8e11682009-03-11 14:54:18 +0000288#endif
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000289
290 res = find_resource(dev, 0x10);
291 if (!res)
292 return;
293
Stefan Reinauera8e11682009-03-11 14:54:18 +0000294 // NOTE this will break as soon as the Azalia get's a bar above
295 // 4G. Is there anything we can do about it?
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -0800296 base = res2mmio(res, 0, 0);
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000297 printk(BIOS_DEBUG, "Azalia: base = %08x\n", (u32)base);
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000298 codec_mask = codec_detect(base);
299
300 if (codec_mask) {
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000301 printk(BIOS_DEBUG, "Azalia: codec_mask = %02x\n", codec_mask);
Stefan Reinauera8e11682009-03-11 14:54:18 +0000302 codecs_init(dev, base, codec_mask);
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000303 }
304}
305
Elyes HAOUAS99667032018-05-13 12:47:28 +0200306static void azalia_set_subsystem(struct device *dev, unsigned int vendor,
307 unsigned int device)
Stefan Reinauera8e11682009-03-11 14:54:18 +0000308{
309 if (!vendor || !device) {
310 pci_write_config32(dev, PCI_SUBSYSTEM_VENDOR_ID,
311 pci_read_config32(dev, PCI_VENDOR_ID));
312 } else {
313 pci_write_config32(dev, PCI_SUBSYSTEM_VENDOR_ID,
314 ((device & 0xffff) << 16) | (vendor & 0xffff));
315 }
316}
317
318static struct pci_operations azalia_pci_ops = {
319 .set_subsystem = azalia_set_subsystem,
320};
321
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000322static struct device_operations azalia_ops = {
323 .read_resources = pci_dev_read_resources,
324 .set_resources = pci_dev_set_resources,
325 .enable_resources = pci_dev_enable_resources,
326 .init = azalia_init,
327 .scan_bus = 0,
328 .enable = i82801gx_enable,
Stefan Reinauera8e11682009-03-11 14:54:18 +0000329 .ops_pci = &azalia_pci_ops,
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000330};
331
332/* 82801GB/GR/GDH/GBM/GHM (ICH7/ICH7R/ICH7DH/ICH7-M/ICH7-M DH) */
333static const struct pci_driver i82801gx_azalia __pci_driver = {
334 .ops = &azalia_ops,
335 .vendor = PCI_VENDOR_ID_INTEL,
336 .device = 0x27d8,
337};