blob: 56baab1edc7c0275c68bd6221371e6a9d7fdeb80 [file] [log] [blame]
Stefan Reinauer679c9f92009-01-20 22:54:59 +00001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2008 Advanced Micro Devices, Inc.
5 * Copyright (C) 2008-2009 coresystems GmbH
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; version 2 of the License.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
Stefan Reinauer679c9f92009-01-20 22:54:59 +000015 */
16
17#include <console/console.h>
18#include <device/device.h>
19#include <device/pci.h>
20#include <device/pci_ids.h>
21#include <device/pci_ops.h>
Kyösti Mälkki13f66502019-03-03 08:01:05 +020022#include <device/mmio.h>
Stefan Reinauer679c9f92009-01-20 22:54:59 +000023#include <delay.h>
Vladimir Serbinenko75c83872014-09-05 01:01:31 +020024#include <device/azalia_device.h>
Kyösti Mälkki12b121c2019-08-18 16:33:39 +030025#include "chip.h"
Stefan Reinauer679c9f92009-01-20 22:54:59 +000026#include "i82801gx.h"
27
28#define HDA_ICII_REG 0x68
Andrew Wuae8d0692013-08-02 19:29:17 +080029#define HDA_ICII_BUSY (1 << 0)
30#define HDA_ICII_VALID (1 << 1)
Stefan Reinauer679c9f92009-01-20 22:54:59 +000031
Stefan Reinauera8e11682009-03-11 14:54:18 +000032typedef struct southbridge_intel_i82801gx_config config_t;
33
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -080034static int set_bits(void *port, u32 mask, u32 val)
Stefan Reinauer679c9f92009-01-20 22:54:59 +000035{
Stefan Reinauera8e11682009-03-11 14:54:18 +000036 u32 reg32;
Stefan Reinauer679c9f92009-01-20 22:54:59 +000037 int count;
38
Stefan Reinauera8e11682009-03-11 14:54:18 +000039 /* Write (val & mask) to port */
Stefan Reinauer679c9f92009-01-20 22:54:59 +000040 val &= mask;
Stefan Reinauer9fe4d792010-01-16 17:53:38 +000041 reg32 = read32(port);
Stefan Reinauera8e11682009-03-11 14:54:18 +000042 reg32 &= ~mask;
43 reg32 |= val;
Stefan Reinauer9fe4d792010-01-16 17:53:38 +000044 write32(port, reg32);
Stefan Reinauer679c9f92009-01-20 22:54:59 +000045
Stefan Reinauer109ab312009-08-12 16:08:05 +000046 /* Wait for readback of register to
47 * match what was just written to it
Stefan Reinauera8e11682009-03-11 14:54:18 +000048 */
Stefan Reinauer679c9f92009-01-20 22:54:59 +000049 count = 50;
50 do {
Stefan Reinauera8e11682009-03-11 14:54:18 +000051 /* Wait 1ms based on BKDG wait time */
52 mdelay(1);
Stefan Reinauer9fe4d792010-01-16 17:53:38 +000053 reg32 = read32(port);
Stefan Reinauera8e11682009-03-11 14:54:18 +000054 reg32 &= mask;
55 } while ((reg32 != val) && --count);
Stefan Reinauer679c9f92009-01-20 22:54:59 +000056
Stefan Reinauer0a58a7b2010-10-10 21:15:01 +000057 /* Timeout occurred */
Stefan Reinauer679c9f92009-01-20 22:54:59 +000058 if (!count)
59 return -1;
Stefan Reinauer679c9f92009-01-20 22:54:59 +000060 return 0;
61}
62
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -080063static int codec_detect(u8 *base)
Stefan Reinauer679c9f92009-01-20 22:54:59 +000064{
Stefan Reinauera8e11682009-03-11 14:54:18 +000065 u32 reg32;
Stefan Reinauer679c9f92009-01-20 22:54:59 +000066
Stefan Reinauera8e11682009-03-11 14:54:18 +000067 /* Set Bit0 to 0 to enter reset state (BAR + 0x8)[0] */
Stefan Reinauer109ab312009-08-12 16:08:05 +000068 if (set_bits(base + 0x08, 1, 0) == -1)
Stefan Reinauera8e11682009-03-11 14:54:18 +000069 goto no_codec;
Stefan Reinauer679c9f92009-01-20 22:54:59 +000070
Stefan Reinauera8e11682009-03-11 14:54:18 +000071 /* Set Bit 0 to 1 to exit reset state (BAR + 0x8)[0] */
Stefan Reinauer109ab312009-08-12 16:08:05 +000072 if (set_bits(base + 0x08, 1, 1) == -1)
Stefan Reinauera8e11682009-03-11 14:54:18 +000073 goto no_codec;
Stefan Reinauer679c9f92009-01-20 22:54:59 +000074
Stefan Reinauera8e11682009-03-11 14:54:18 +000075 /* Read in Codec location (BAR + 0xe)[2..0]*/
Stefan Reinauer9fe4d792010-01-16 17:53:38 +000076 reg32 = read32(base + 0xe);
Stefan Reinauera8e11682009-03-11 14:54:18 +000077 reg32 &= 0x0f;
78 if (!reg32)
79 goto no_codec;
Stefan Reinauer109ab312009-08-12 16:08:05 +000080
Stefan Reinauera8e11682009-03-11 14:54:18 +000081 return reg32;
82
83no_codec:
84 /* Codec Not found */
85 /* Put HDA back in reset (BAR + 0x8) [0] */
Stefan Reinauer679c9f92009-01-20 22:54:59 +000086 set_bits(base + 0x08, 1, 0);
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +000087 printk(BIOS_DEBUG, "Azalia: No codec!\n");
Stefan Reinauera8e11682009-03-11 14:54:18 +000088 return 0;
Stefan Reinauer679c9f92009-01-20 22:54:59 +000089}
90
Arthur Heymans3f111b02017-03-09 12:02:52 +010091static u32 find_verb(struct device *dev, u32 viddid, const u32 **verb)
Stefan Reinauer679c9f92009-01-20 22:54:59 +000092{
Arthur Heymans3f111b02017-03-09 12:02:52 +010093 int idx = 0;
Stefan Reinauer14e22772010-04-27 06:56:47 +000094
Stefan Reinaueraca6ec62009-10-26 17:12:21 +000095 while (idx < (cim_verb_data_size / sizeof(u32))) {
96 u32 verb_size = 4 * cim_verb_data[idx+2]; // in u32
97 if (cim_verb_data[idx] != viddid) {
98 idx += verb_size + 3; // skip verb + header
99 continue;
100 }
101 *verb = &cim_verb_data[idx+3];
102 return verb_size;
Stefan Reinauera8e11682009-03-11 14:54:18 +0000103 }
104
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000105 /* Not all codecs need to load another verb */
106 return 0;
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000107}
108
109/**
Stefan Reinauer0a58a7b2010-10-10 21:15:01 +0000110 * Wait 50usec for the codec to indicate it is ready
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000111 * no response would imply that the codec is non-operative
112 */
113
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -0800114static int wait_for_ready(u8 *base)
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000115{
116 /* Use a 50 usec timeout - the Linux kernel uses the
117 * same duration */
118
119 int timeout = 50;
120
Elyes HAOUASba28e8d2016-08-31 19:22:16 +0200121 while (timeout--) {
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -0800122 u32 reg32 = read32(base + HDA_ICII_REG);
Stefan Reinauera8e11682009-03-11 14:54:18 +0000123 if (!(reg32 & HDA_ICII_BUSY))
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000124 return 0;
125 udelay(1);
126 }
127
128 return -1;
129}
130
131/**
Stefan Reinauer0a58a7b2010-10-10 21:15:01 +0000132 * Wait 50usec for the codec to indicate that it accepted
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000133 * the previous command. No response would imply that the code
134 * is non-operative
135 */
136
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -0800137static int wait_for_valid(u8 *base)
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000138{
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000139 u32 reg32;
140
141 /* Send the verb to the codec */
Stefan Reinauer9fe4d792010-01-16 17:53:38 +0000142 reg32 = read32(base + 0x68);
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000143 reg32 |= (1 << 0) | (1 << 1);
Stefan Reinauer9fe4d792010-01-16 17:53:38 +0000144 write32(base + 0x68, reg32);
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000145
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000146 /* Use a 50 usec timeout - the Linux kernel uses the
147 * same duration */
148
149 int timeout = 50;
Elyes HAOUASba28e8d2016-08-31 19:22:16 +0200150 while (timeout--) {
Stefan Reinauer9fe4d792010-01-16 17:53:38 +0000151 reg32 = read32(base + HDA_ICII_REG);
Stefan Reinauera8e11682009-03-11 14:54:18 +0000152 if ((reg32 & (HDA_ICII_VALID | HDA_ICII_BUSY)) ==
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000153 HDA_ICII_VALID)
154 return 0;
155 udelay(1);
156 }
157
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000158 return -1;
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000159}
160
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -0800161static void codec_init(struct device *dev, u8 *base, int addr)
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000162{
Stefan Reinauera8e11682009-03-11 14:54:18 +0000163 u32 reg32;
Stefan Reinauerc4f1a772010-06-05 10:03:08 +0000164 const u32 *verb;
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000165 u32 verb_size;
166 int i;
167
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000168 printk(BIOS_DEBUG, "Azalia: Initializing codec #%d\n", addr);
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000169
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000170 /* 1 */
171 if (wait_for_ready(base) == -1)
172 return;
173
Stefan Reinauera8e11682009-03-11 14:54:18 +0000174 reg32 = (addr << 28) | 0x000f0000;
Stefan Reinauer9fe4d792010-01-16 17:53:38 +0000175 write32(base + 0x60, reg32);
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000176
177 if (wait_for_valid(base) == -1)
178 return;
179
Stefan Reinauer9fe4d792010-01-16 17:53:38 +0000180 reg32 = read32(base + 0x64);
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000181
182 /* 2 */
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000183 printk(BIOS_DEBUG, "Azalia: codec viddid: %08x\n", reg32);
Stefan Reinauera8e11682009-03-11 14:54:18 +0000184 verb_size = find_verb(dev, reg32, &verb);
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000185
186 if (!verb_size) {
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000187 printk(BIOS_DEBUG, "Azalia: No verb!\n");
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000188 return;
189 }
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000190 printk(BIOS_DEBUG, "Azalia: verb_size: %d\n", verb_size);
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000191
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000192 /* 3 */
193 for (i = 0; i < verb_size; i++) {
194 if (wait_for_ready(base) == -1)
195 return;
196
Stefan Reinauer9fe4d792010-01-16 17:53:38 +0000197 write32(base + 0x60, verb[i]);
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000198
199 if (wait_for_valid(base) == -1)
200 return;
201 }
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000202 printk(BIOS_DEBUG, "Azalia: verb loaded.\n");
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000203}
204
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -0800205static void codecs_init(struct device *dev, u8 *base, u32 codec_mask)
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000206{
207 int i;
208 for (i = 2; i >= 0; i--) {
209 if (codec_mask & (1 << i))
Stefan Reinauera8e11682009-03-11 14:54:18 +0000210 codec_init(dev, base, i);
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000211 }
212}
213
214static void azalia_init(struct device *dev)
215{
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -0800216 u8 *base;
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000217 struct resource *res;
218 u32 codec_mask;
Stefan Reinauera8e11682009-03-11 14:54:18 +0000219 u8 reg8;
220 u32 reg32;
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000221
Stefan Reinauera8e11682009-03-11 14:54:18 +0000222 // ESD
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300223 reg32 = pci_read_config32(dev, 0x134);
Stefan Reinauera8e11682009-03-11 14:54:18 +0000224 reg32 &= 0xff00ffff;
225 reg32 |= (2 << 16);
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300226 pci_write_config32(dev, 0x134, reg32);
Stefan Reinauera8e11682009-03-11 14:54:18 +0000227
228 // Link1 description
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300229 reg32 = pci_read_config32(dev, 0x140);
Stefan Reinauera8e11682009-03-11 14:54:18 +0000230 reg32 &= 0xff00ffff;
231 reg32 |= (2 << 16);
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300232 pci_write_config32(dev, 0x140, reg32);
Stefan Reinauera8e11682009-03-11 14:54:18 +0000233
234 // Port VC0 Resource Control Register
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300235 reg32 = pci_read_config32(dev, 0x114);
Stefan Reinauera8e11682009-03-11 14:54:18 +0000236 reg32 &= 0xffffff00;
237 reg32 |= 1;
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300238 pci_write_config32(dev, 0x114, reg32);
Stefan Reinauera8e11682009-03-11 14:54:18 +0000239
240 // VCi traffic class
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300241 reg8 = pci_read_config8(dev, 0x44);
Stefan Reinauera8e11682009-03-11 14:54:18 +0000242 reg8 |= (7 << 0); // TC7
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300243 pci_write_config8(dev, 0x44, reg8);
Stefan Reinauera8e11682009-03-11 14:54:18 +0000244
245 // VCi Resource Control
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300246 reg32 = pci_read_config32(dev, 0x120);
Stefan Reinauer109ab312009-08-12 16:08:05 +0000247 reg32 |= (1 << 31);
Stefan Reinauera8e11682009-03-11 14:54:18 +0000248 reg32 |= (1 << 24); // VCi ID
249 reg32 |= (0x80 << 0); // VCi map
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300250 pci_write_config32(dev, 0x120, reg32);
Stefan Reinauera8e11682009-03-11 14:54:18 +0000251
252 /* Set Bus Master */
253 reg32 = pci_read_config32(dev, PCI_COMMAND);
254 pci_write_config32(dev, PCI_COMMAND, reg32 | PCI_COMMAND_MASTER);
255
256 pci_write_config8(dev, 0x3c, 0x0a); // unused?
257
258 // TODO Actually check if we're AC97 or HDA instead of hardcoding this
Stefan Reinauer38f147e2010-02-08 12:20:50 +0000259 // here, in devicetree.cb and/or romstage.c.
Stefan Reinauera8e11682009-03-11 14:54:18 +0000260 reg8 = pci_read_config8(dev, 0x40);
261 reg8 |= (1 << 3); // Clear Clock Detect Bit
262 pci_write_config8(dev, 0x40, reg8);
263 reg8 &= ~(1 << 3); // Keep CLKDETCLR from clearing the bit over and over
264 pci_write_config8(dev, 0x40, reg8);
265 reg8 |= (1 << 2); // Enable clock detection
266 pci_write_config8(dev, 0x40, reg8);
267 mdelay(1);
268 reg8 = pci_read_config8(dev, 0x40);
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000269 printk(BIOS_DEBUG, "Azalia: codec type: %s\n", (reg8 & (1 << 1))?"Azalia":"AC97");
Stefan Reinauera8e11682009-03-11 14:54:18 +0000270
271 //
272 reg8 = pci_read_config8(dev, 0x40); // Audio Control
Stefan Reinauer38f147e2010-02-08 12:20:50 +0000273 reg8 |= 1; // Select Azalia mode. This needs to be controlled via devicetree.cb
Stefan Reinauera8e11682009-03-11 14:54:18 +0000274 pci_write_config8(dev, 0x40, reg8);
275
276 reg8 = pci_read_config8(dev, 0x4d); // Docking Status
277 reg8 &= ~(1 << 7); // Docking not supported
278 pci_write_config8(dev, 0x4d, reg8);
279#if 0
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000280 /* Set routing pin */
281 pci_write_config32(dev, 0xf8, 0x0);
282 pci_write_config8(dev, 0xfc, 0xAA);
283
284 /* Set INTA */
285 pci_write_config8(dev, 0x63, 0x0);
286
287 /* Enable azalia, disable ac97 */
288 // pm_iowrite(0x59, 0xB);
Stefan Reinauera8e11682009-03-11 14:54:18 +0000289#endif
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000290
291 res = find_resource(dev, 0x10);
292 if (!res)
293 return;
294
Stefan Reinauera8e11682009-03-11 14:54:18 +0000295 // NOTE this will break as soon as the Azalia get's a bar above
296 // 4G. Is there anything we can do about it?
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -0800297 base = res2mmio(res, 0, 0);
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000298 printk(BIOS_DEBUG, "Azalia: base = %08x\n", (u32)base);
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000299 codec_mask = codec_detect(base);
300
301 if (codec_mask) {
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000302 printk(BIOS_DEBUG, "Azalia: codec_mask = %02x\n", codec_mask);
Stefan Reinauera8e11682009-03-11 14:54:18 +0000303 codecs_init(dev, base, codec_mask);
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000304 }
305}
306
Stefan Reinauera8e11682009-03-11 14:54:18 +0000307static struct pci_operations azalia_pci_ops = {
Subrata Banik4a0f0712019-03-20 14:29:47 +0530308 .set_subsystem = pci_dev_set_subsystem,
Stefan Reinauera8e11682009-03-11 14:54:18 +0000309};
310
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000311static struct device_operations azalia_ops = {
312 .read_resources = pci_dev_read_resources,
313 .set_resources = pci_dev_set_resources,
314 .enable_resources = pci_dev_enable_resources,
315 .init = azalia_init,
316 .scan_bus = 0,
317 .enable = i82801gx_enable,
Stefan Reinauera8e11682009-03-11 14:54:18 +0000318 .ops_pci = &azalia_pci_ops,
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000319};
320
321/* 82801GB/GR/GDH/GBM/GHM (ICH7/ICH7R/ICH7DH/ICH7-M/ICH7-M DH) */
322static const struct pci_driver i82801gx_azalia __pci_driver = {
323 .ops = &azalia_ops,
324 .vendor = PCI_VENDOR_ID_INTEL,
325 .device = 0x27d8,
326};