blob: 775326cccfaa05032b3fa7630fe7d7825199f852 [file] [log] [blame]
Angel Pons182dbde2020-04-02 23:49:05 +02001/* SPDX-License-Identifier: GPL-2.0-only */
2/* This file is part of the coreboot project. */
Stefan Reinauer679c9f92009-01-20 22:54:59 +00003
4#include <console/console.h>
5#include <device/device.h>
6#include <device/pci.h>
7#include <device/pci_ids.h>
8#include <device/pci_ops.h>
Kyösti Mälkki13f66502019-03-03 08:01:05 +02009#include <device/mmio.h>
Stefan Reinauer679c9f92009-01-20 22:54:59 +000010#include <delay.h>
Vladimir Serbinenko75c83872014-09-05 01:01:31 +020011#include <device/azalia_device.h>
Kyösti Mälkki12b121c2019-08-18 16:33:39 +030012#include "chip.h"
Stefan Reinauer679c9f92009-01-20 22:54:59 +000013#include "i82801gx.h"
14
15#define HDA_ICII_REG 0x68
Andrew Wuae8d0692013-08-02 19:29:17 +080016#define HDA_ICII_BUSY (1 << 0)
17#define HDA_ICII_VALID (1 << 1)
Stefan Reinauer679c9f92009-01-20 22:54:59 +000018
Stefan Reinauera8e11682009-03-11 14:54:18 +000019typedef struct southbridge_intel_i82801gx_config config_t;
20
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -080021static int set_bits(void *port, u32 mask, u32 val)
Stefan Reinauer679c9f92009-01-20 22:54:59 +000022{
Stefan Reinauera8e11682009-03-11 14:54:18 +000023 u32 reg32;
Stefan Reinauer679c9f92009-01-20 22:54:59 +000024 int count;
25
Stefan Reinauera8e11682009-03-11 14:54:18 +000026 /* Write (val & mask) to port */
Stefan Reinauer679c9f92009-01-20 22:54:59 +000027 val &= mask;
Stefan Reinauer9fe4d792010-01-16 17:53:38 +000028 reg32 = read32(port);
Stefan Reinauera8e11682009-03-11 14:54:18 +000029 reg32 &= ~mask;
30 reg32 |= val;
Stefan Reinauer9fe4d792010-01-16 17:53:38 +000031 write32(port, reg32);
Stefan Reinauer679c9f92009-01-20 22:54:59 +000032
Elyes HAOUAS92646ea2020-04-04 13:43:03 +020033 /* Wait for readback of register to match what was just written to it */
Stefan Reinauer679c9f92009-01-20 22:54:59 +000034 count = 50;
35 do {
Stefan Reinauera8e11682009-03-11 14:54:18 +000036 /* Wait 1ms based on BKDG wait time */
37 mdelay(1);
Stefan Reinauer9fe4d792010-01-16 17:53:38 +000038 reg32 = read32(port);
Stefan Reinauera8e11682009-03-11 14:54:18 +000039 reg32 &= mask;
40 } while ((reg32 != val) && --count);
Stefan Reinauer679c9f92009-01-20 22:54:59 +000041
Stefan Reinauer0a58a7b2010-10-10 21:15:01 +000042 /* Timeout occurred */
Stefan Reinauer679c9f92009-01-20 22:54:59 +000043 if (!count)
44 return -1;
Stefan Reinauer679c9f92009-01-20 22:54:59 +000045 return 0;
46}
47
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -080048static int codec_detect(u8 *base)
Stefan Reinauer679c9f92009-01-20 22:54:59 +000049{
Stefan Reinauera8e11682009-03-11 14:54:18 +000050 u32 reg32;
Stefan Reinauer679c9f92009-01-20 22:54:59 +000051
Stefan Reinauera8e11682009-03-11 14:54:18 +000052 /* Set Bit0 to 0 to enter reset state (BAR + 0x8)[0] */
Stefan Reinauer109ab312009-08-12 16:08:05 +000053 if (set_bits(base + 0x08, 1, 0) == -1)
Stefan Reinauera8e11682009-03-11 14:54:18 +000054 goto no_codec;
Stefan Reinauer679c9f92009-01-20 22:54:59 +000055
Stefan Reinauera8e11682009-03-11 14:54:18 +000056 /* Set Bit 0 to 1 to exit reset state (BAR + 0x8)[0] */
Stefan Reinauer109ab312009-08-12 16:08:05 +000057 if (set_bits(base + 0x08, 1, 1) == -1)
Stefan Reinauera8e11682009-03-11 14:54:18 +000058 goto no_codec;
Stefan Reinauer679c9f92009-01-20 22:54:59 +000059
Stefan Reinauera8e11682009-03-11 14:54:18 +000060 /* Read in Codec location (BAR + 0xe)[2..0]*/
Stefan Reinauer9fe4d792010-01-16 17:53:38 +000061 reg32 = read32(base + 0xe);
Stefan Reinauera8e11682009-03-11 14:54:18 +000062 reg32 &= 0x0f;
63 if (!reg32)
64 goto no_codec;
Stefan Reinauer109ab312009-08-12 16:08:05 +000065
Stefan Reinauera8e11682009-03-11 14:54:18 +000066 return reg32;
67
68no_codec:
69 /* Codec Not found */
70 /* Put HDA back in reset (BAR + 0x8) [0] */
Stefan Reinauer679c9f92009-01-20 22:54:59 +000071 set_bits(base + 0x08, 1, 0);
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +000072 printk(BIOS_DEBUG, "Azalia: No codec!\n");
Stefan Reinauera8e11682009-03-11 14:54:18 +000073 return 0;
Stefan Reinauer679c9f92009-01-20 22:54:59 +000074}
75
Arthur Heymans3f111b02017-03-09 12:02:52 +010076static u32 find_verb(struct device *dev, u32 viddid, const u32 **verb)
Stefan Reinauer679c9f92009-01-20 22:54:59 +000077{
Arthur Heymans3f111b02017-03-09 12:02:52 +010078 int idx = 0;
Stefan Reinauer14e22772010-04-27 06:56:47 +000079
Stefan Reinaueraca6ec62009-10-26 17:12:21 +000080 while (idx < (cim_verb_data_size / sizeof(u32))) {
81 u32 verb_size = 4 * cim_verb_data[idx+2]; // in u32
82 if (cim_verb_data[idx] != viddid) {
83 idx += verb_size + 3; // skip verb + header
84 continue;
85 }
86 *verb = &cim_verb_data[idx+3];
87 return verb_size;
Stefan Reinauera8e11682009-03-11 14:54:18 +000088 }
89
Stefan Reinaueraca6ec62009-10-26 17:12:21 +000090 /* Not all codecs need to load another verb */
91 return 0;
Stefan Reinauer679c9f92009-01-20 22:54:59 +000092}
93
94/**
Stefan Reinauer0a58a7b2010-10-10 21:15:01 +000095 * Wait 50usec for the codec to indicate it is ready
Stefan Reinauer679c9f92009-01-20 22:54:59 +000096 * no response would imply that the codec is non-operative
97 */
98
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -080099static int wait_for_ready(u8 *base)
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000100{
Elyes HAOUAS92646ea2020-04-04 13:43:03 +0200101 /* Use a 50 usec timeout - the Linux kernel uses the same duration */
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000102 int timeout = 50;
103
Elyes HAOUASba28e8d2016-08-31 19:22:16 +0200104 while (timeout--) {
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -0800105 u32 reg32 = read32(base + HDA_ICII_REG);
Stefan Reinauera8e11682009-03-11 14:54:18 +0000106 if (!(reg32 & HDA_ICII_BUSY))
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000107 return 0;
108 udelay(1);
109 }
110
111 return -1;
112}
113
114/**
Elyes HAOUAS92646ea2020-04-04 13:43:03 +0200115 * Wait 50usec for the codec to indicate that it accepted the previous command.
116 * No response would imply that the code is non-operative.
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000117 */
118
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -0800119static int wait_for_valid(u8 *base)
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000120{
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000121 u32 reg32;
122
123 /* Send the verb to the codec */
Stefan Reinauer9fe4d792010-01-16 17:53:38 +0000124 reg32 = read32(base + 0x68);
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000125 reg32 |= (1 << 0) | (1 << 1);
Stefan Reinauer9fe4d792010-01-16 17:53:38 +0000126 write32(base + 0x68, reg32);
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000127
Elyes HAOUAS92646ea2020-04-04 13:43:03 +0200128 /* Use a 50 usec timeout - the Linux kernel uses the same duration */
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000129
130 int timeout = 50;
Elyes HAOUASba28e8d2016-08-31 19:22:16 +0200131 while (timeout--) {
Stefan Reinauer9fe4d792010-01-16 17:53:38 +0000132 reg32 = read32(base + HDA_ICII_REG);
Elyes HAOUAS92646ea2020-04-04 13:43:03 +0200133 if ((reg32 & (HDA_ICII_VALID | HDA_ICII_BUSY)) == HDA_ICII_VALID)
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000134 return 0;
135 udelay(1);
136 }
137
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000138 return -1;
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000139}
140
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -0800141static void codec_init(struct device *dev, u8 *base, int addr)
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000142{
Stefan Reinauera8e11682009-03-11 14:54:18 +0000143 u32 reg32;
Stefan Reinauerc4f1a772010-06-05 10:03:08 +0000144 const u32 *verb;
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000145 u32 verb_size;
146 int i;
147
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000148 printk(BIOS_DEBUG, "Azalia: Initializing codec #%d\n", addr);
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000149
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000150 /* 1 */
151 if (wait_for_ready(base) == -1)
152 return;
153
Stefan Reinauera8e11682009-03-11 14:54:18 +0000154 reg32 = (addr << 28) | 0x000f0000;
Stefan Reinauer9fe4d792010-01-16 17:53:38 +0000155 write32(base + 0x60, reg32);
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000156
157 if (wait_for_valid(base) == -1)
158 return;
159
Stefan Reinauer9fe4d792010-01-16 17:53:38 +0000160 reg32 = read32(base + 0x64);
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000161
162 /* 2 */
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000163 printk(BIOS_DEBUG, "Azalia: codec viddid: %08x\n", reg32);
Stefan Reinauera8e11682009-03-11 14:54:18 +0000164 verb_size = find_verb(dev, reg32, &verb);
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000165
166 if (!verb_size) {
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000167 printk(BIOS_DEBUG, "Azalia: No verb!\n");
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000168 return;
169 }
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000170 printk(BIOS_DEBUG, "Azalia: verb_size: %d\n", verb_size);
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000171
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000172 /* 3 */
173 for (i = 0; i < verb_size; i++) {
174 if (wait_for_ready(base) == -1)
175 return;
176
Stefan Reinauer9fe4d792010-01-16 17:53:38 +0000177 write32(base + 0x60, verb[i]);
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000178
179 if (wait_for_valid(base) == -1)
180 return;
181 }
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000182 printk(BIOS_DEBUG, "Azalia: verb loaded.\n");
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000183}
184
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -0800185static void codecs_init(struct device *dev, u8 *base, u32 codec_mask)
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000186{
187 int i;
188 for (i = 2; i >= 0; i--) {
189 if (codec_mask & (1 << i))
Stefan Reinauera8e11682009-03-11 14:54:18 +0000190 codec_init(dev, base, i);
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000191 }
192}
193
194static void azalia_init(struct device *dev)
195{
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -0800196 u8 *base;
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000197 struct resource *res;
198 u32 codec_mask;
Stefan Reinauera8e11682009-03-11 14:54:18 +0000199 u8 reg8;
200 u32 reg32;
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000201
Stefan Reinauera8e11682009-03-11 14:54:18 +0000202 // ESD
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300203 reg32 = pci_read_config32(dev, 0x134);
Stefan Reinauera8e11682009-03-11 14:54:18 +0000204 reg32 &= 0xff00ffff;
205 reg32 |= (2 << 16);
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300206 pci_write_config32(dev, 0x134, reg32);
Stefan Reinauera8e11682009-03-11 14:54:18 +0000207
208 // Link1 description
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300209 reg32 = pci_read_config32(dev, 0x140);
Stefan Reinauera8e11682009-03-11 14:54:18 +0000210 reg32 &= 0xff00ffff;
211 reg32 |= (2 << 16);
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300212 pci_write_config32(dev, 0x140, reg32);
Stefan Reinauera8e11682009-03-11 14:54:18 +0000213
214 // Port VC0 Resource Control Register
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300215 reg32 = pci_read_config32(dev, 0x114);
Stefan Reinauera8e11682009-03-11 14:54:18 +0000216 reg32 &= 0xffffff00;
217 reg32 |= 1;
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300218 pci_write_config32(dev, 0x114, reg32);
Stefan Reinauera8e11682009-03-11 14:54:18 +0000219
220 // VCi traffic class
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300221 reg8 = pci_read_config8(dev, 0x44);
Stefan Reinauera8e11682009-03-11 14:54:18 +0000222 reg8 |= (7 << 0); // TC7
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300223 pci_write_config8(dev, 0x44, reg8);
Stefan Reinauera8e11682009-03-11 14:54:18 +0000224
225 // VCi Resource Control
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300226 reg32 = pci_read_config32(dev, 0x120);
Stefan Reinauer109ab312009-08-12 16:08:05 +0000227 reg32 |= (1 << 31);
Stefan Reinauera8e11682009-03-11 14:54:18 +0000228 reg32 |= (1 << 24); // VCi ID
229 reg32 |= (0x80 << 0); // VCi map
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300230 pci_write_config32(dev, 0x120, reg32);
Stefan Reinauera8e11682009-03-11 14:54:18 +0000231
232 /* Set Bus Master */
Elyes HAOUAS12349252020-04-27 05:08:26 +0200233 pci_or_config16(dev, PCI_COMMAND, PCI_COMMAND_MASTER);
Stefan Reinauera8e11682009-03-11 14:54:18 +0000234
235 pci_write_config8(dev, 0x3c, 0x0a); // unused?
236
237 // TODO Actually check if we're AC97 or HDA instead of hardcoding this
Stefan Reinauer38f147e2010-02-08 12:20:50 +0000238 // here, in devicetree.cb and/or romstage.c.
Stefan Reinauera8e11682009-03-11 14:54:18 +0000239 reg8 = pci_read_config8(dev, 0x40);
240 reg8 |= (1 << 3); // Clear Clock Detect Bit
241 pci_write_config8(dev, 0x40, reg8);
242 reg8 &= ~(1 << 3); // Keep CLKDETCLR from clearing the bit over and over
243 pci_write_config8(dev, 0x40, reg8);
244 reg8 |= (1 << 2); // Enable clock detection
245 pci_write_config8(dev, 0x40, reg8);
246 mdelay(1);
247 reg8 = pci_read_config8(dev, 0x40);
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000248 printk(BIOS_DEBUG, "Azalia: codec type: %s\n", (reg8 & (1 << 1))?"Azalia":"AC97");
Stefan Reinauera8e11682009-03-11 14:54:18 +0000249
250 //
251 reg8 = pci_read_config8(dev, 0x40); // Audio Control
Stefan Reinauer38f147e2010-02-08 12:20:50 +0000252 reg8 |= 1; // Select Azalia mode. This needs to be controlled via devicetree.cb
Stefan Reinauera8e11682009-03-11 14:54:18 +0000253 pci_write_config8(dev, 0x40, reg8);
254
255 reg8 = pci_read_config8(dev, 0x4d); // Docking Status
256 reg8 &= ~(1 << 7); // Docking not supported
257 pci_write_config8(dev, 0x4d, reg8);
258#if 0
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000259 /* Set routing pin */
260 pci_write_config32(dev, 0xf8, 0x0);
261 pci_write_config8(dev, 0xfc, 0xAA);
262
263 /* Set INTA */
264 pci_write_config8(dev, 0x63, 0x0);
265
266 /* Enable azalia, disable ac97 */
267 // pm_iowrite(0x59, 0xB);
Stefan Reinauera8e11682009-03-11 14:54:18 +0000268#endif
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000269
270 res = find_resource(dev, 0x10);
271 if (!res)
272 return;
273
Stefan Reinauera8e11682009-03-11 14:54:18 +0000274 // NOTE this will break as soon as the Azalia get's a bar above
275 // 4G. Is there anything we can do about it?
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -0800276 base = res2mmio(res, 0, 0);
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000277 printk(BIOS_DEBUG, "Azalia: base = %08x\n", (u32)base);
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000278 codec_mask = codec_detect(base);
279
280 if (codec_mask) {
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000281 printk(BIOS_DEBUG, "Azalia: codec_mask = %02x\n", codec_mask);
Stefan Reinauera8e11682009-03-11 14:54:18 +0000282 codecs_init(dev, base, codec_mask);
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000283 }
284}
285
Stefan Reinauera8e11682009-03-11 14:54:18 +0000286static struct pci_operations azalia_pci_ops = {
Subrata Banik4a0f0712019-03-20 14:29:47 +0530287 .set_subsystem = pci_dev_set_subsystem,
Stefan Reinauera8e11682009-03-11 14:54:18 +0000288};
289
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000290static struct device_operations azalia_ops = {
291 .read_resources = pci_dev_read_resources,
292 .set_resources = pci_dev_set_resources,
293 .enable_resources = pci_dev_enable_resources,
294 .init = azalia_init,
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000295 .enable = i82801gx_enable,
Stefan Reinauera8e11682009-03-11 14:54:18 +0000296 .ops_pci = &azalia_pci_ops,
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000297};
298
299/* 82801GB/GR/GDH/GBM/GHM (ICH7/ICH7R/ICH7DH/ICH7-M/ICH7-M DH) */
300static const struct pci_driver i82801gx_azalia __pci_driver = {
301 .ops = &azalia_ops,
302 .vendor = PCI_VENDOR_ID_INTEL,
303 .device = 0x27d8,
304};