blob: add906962b7269961b7d6c27d670a90f98d42c0a [file] [log] [blame]
Angel Pons182dbde2020-04-02 23:49:05 +02001/* SPDX-License-Identifier: GPL-2.0-only */
Stefan Reinauer679c9f92009-01-20 22:54:59 +00002
3#include <console/console.h>
4#include <device/device.h>
5#include <device/pci.h>
6#include <device/pci_ids.h>
7#include <device/pci_ops.h>
Kyösti Mälkki13f66502019-03-03 08:01:05 +02008#include <device/mmio.h>
Stefan Reinauer679c9f92009-01-20 22:54:59 +00009#include <delay.h>
Vladimir Serbinenko75c83872014-09-05 01:01:31 +020010#include <device/azalia_device.h>
Kyösti Mälkki12b121c2019-08-18 16:33:39 +030011#include "chip.h"
Stefan Reinauer679c9f92009-01-20 22:54:59 +000012#include "i82801gx.h"
13
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -080014static int set_bits(void *port, u32 mask, u32 val)
Stefan Reinauer679c9f92009-01-20 22:54:59 +000015{
Stefan Reinauera8e11682009-03-11 14:54:18 +000016 u32 reg32;
Stefan Reinauer679c9f92009-01-20 22:54:59 +000017 int count;
18
Stefan Reinauera8e11682009-03-11 14:54:18 +000019 /* Write (val & mask) to port */
Stefan Reinauer679c9f92009-01-20 22:54:59 +000020 val &= mask;
Stefan Reinauer9fe4d792010-01-16 17:53:38 +000021 reg32 = read32(port);
Stefan Reinauera8e11682009-03-11 14:54:18 +000022 reg32 &= ~mask;
23 reg32 |= val;
Stefan Reinauer9fe4d792010-01-16 17:53:38 +000024 write32(port, reg32);
Stefan Reinauer679c9f92009-01-20 22:54:59 +000025
Elyes HAOUAS92646ea2020-04-04 13:43:03 +020026 /* Wait for readback of register to match what was just written to it */
Stefan Reinauer679c9f92009-01-20 22:54:59 +000027 count = 50;
28 do {
Stefan Reinauera8e11682009-03-11 14:54:18 +000029 /* Wait 1ms based on BKDG wait time */
30 mdelay(1);
Stefan Reinauer9fe4d792010-01-16 17:53:38 +000031 reg32 = read32(port);
Stefan Reinauera8e11682009-03-11 14:54:18 +000032 reg32 &= mask;
33 } while ((reg32 != val) && --count);
Stefan Reinauer679c9f92009-01-20 22:54:59 +000034
Stefan Reinauer0a58a7b2010-10-10 21:15:01 +000035 /* Timeout occurred */
Stefan Reinauer679c9f92009-01-20 22:54:59 +000036 if (!count)
37 return -1;
Stefan Reinauer679c9f92009-01-20 22:54:59 +000038 return 0;
39}
40
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -080041static int codec_detect(u8 *base)
Stefan Reinauer679c9f92009-01-20 22:54:59 +000042{
Stefan Reinauera8e11682009-03-11 14:54:18 +000043 u32 reg32;
Stefan Reinauer679c9f92009-01-20 22:54:59 +000044
Stefan Reinauera8e11682009-03-11 14:54:18 +000045 /* Set Bit0 to 0 to enter reset state (BAR + 0x8)[0] */
Elyes HAOUASf1da9092020-08-03 15:35:16 +020046 if (set_bits(base + HDA_GCTL_REG, 1, 0) == -1)
Stefan Reinauera8e11682009-03-11 14:54:18 +000047 goto no_codec;
Stefan Reinauer679c9f92009-01-20 22:54:59 +000048
Stefan Reinauera8e11682009-03-11 14:54:18 +000049 /* Set Bit 0 to 1 to exit reset state (BAR + 0x8)[0] */
Elyes HAOUASf1da9092020-08-03 15:35:16 +020050 if (set_bits(base + HDA_GCTL_REG, 1, 1) == -1)
Stefan Reinauera8e11682009-03-11 14:54:18 +000051 goto no_codec;
Stefan Reinauer679c9f92009-01-20 22:54:59 +000052
Stefan Reinauera8e11682009-03-11 14:54:18 +000053 /* Read in Codec location (BAR + 0xe)[2..0]*/
Elyes HAOUASf1da9092020-08-03 15:35:16 +020054 reg32 = read32(base + HDA_STATESTS_REG);
Stefan Reinauera8e11682009-03-11 14:54:18 +000055 reg32 &= 0x0f;
56 if (!reg32)
57 goto no_codec;
Stefan Reinauer109ab312009-08-12 16:08:05 +000058
Stefan Reinauera8e11682009-03-11 14:54:18 +000059 return reg32;
60
61no_codec:
62 /* Codec Not found */
63 /* Put HDA back in reset (BAR + 0x8) [0] */
Elyes HAOUASf1da9092020-08-03 15:35:16 +020064 set_bits(base + HDA_GCTL_REG, 1, 0);
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +000065 printk(BIOS_DEBUG, "Azalia: No codec!\n");
Stefan Reinauera8e11682009-03-11 14:54:18 +000066 return 0;
Stefan Reinauer679c9f92009-01-20 22:54:59 +000067}
68
Arthur Heymans3f111b02017-03-09 12:02:52 +010069static u32 find_verb(struct device *dev, u32 viddid, const u32 **verb)
Stefan Reinauer679c9f92009-01-20 22:54:59 +000070{
Arthur Heymans3f111b02017-03-09 12:02:52 +010071 int idx = 0;
Stefan Reinauer14e22772010-04-27 06:56:47 +000072
Stefan Reinaueraca6ec62009-10-26 17:12:21 +000073 while (idx < (cim_verb_data_size / sizeof(u32))) {
74 u32 verb_size = 4 * cim_verb_data[idx+2]; // in u32
75 if (cim_verb_data[idx] != viddid) {
76 idx += verb_size + 3; // skip verb + header
77 continue;
78 }
79 *verb = &cim_verb_data[idx+3];
80 return verb_size;
Stefan Reinauera8e11682009-03-11 14:54:18 +000081 }
82
Stefan Reinaueraca6ec62009-10-26 17:12:21 +000083 /* Not all codecs need to load another verb */
84 return 0;
Stefan Reinauer679c9f92009-01-20 22:54:59 +000085}
86
87/**
Stefan Reinauer0a58a7b2010-10-10 21:15:01 +000088 * Wait 50usec for the codec to indicate it is ready
Stefan Reinauer679c9f92009-01-20 22:54:59 +000089 * no response would imply that the codec is non-operative
90 */
91
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -080092static int wait_for_ready(u8 *base)
Stefan Reinauer679c9f92009-01-20 22:54:59 +000093{
Elyes HAOUAS92646ea2020-04-04 13:43:03 +020094 /* Use a 50 usec timeout - the Linux kernel uses the same duration */
Stefan Reinauer679c9f92009-01-20 22:54:59 +000095 int timeout = 50;
96
Elyes HAOUASba28e8d2016-08-31 19:22:16 +020097 while (timeout--) {
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -080098 u32 reg32 = read32(base + HDA_ICII_REG);
Stefan Reinauera8e11682009-03-11 14:54:18 +000099 if (!(reg32 & HDA_ICII_BUSY))
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000100 return 0;
101 udelay(1);
102 }
103
104 return -1;
105}
106
107/**
Elyes HAOUAS92646ea2020-04-04 13:43:03 +0200108 * Wait 50usec for the codec to indicate that it accepted the previous command.
109 * No response would imply that the code is non-operative.
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000110 */
111
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -0800112static int wait_for_valid(u8 *base)
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000113{
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000114 u32 reg32;
115
116 /* Send the verb to the codec */
Elyes HAOUASf1da9092020-08-03 15:35:16 +0200117 reg32 = read32(base + HDA_ICII_REG);
118 reg32 |= HDA_ICII_BUSY | HDA_ICII_VALID;
119 write32(base + HDA_ICII_REG, reg32);
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000120
Elyes HAOUAS92646ea2020-04-04 13:43:03 +0200121 /* Use a 50 usec timeout - the Linux kernel uses the same duration */
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000122
123 int timeout = 50;
Elyes HAOUASba28e8d2016-08-31 19:22:16 +0200124 while (timeout--) {
Stefan Reinauer9fe4d792010-01-16 17:53:38 +0000125 reg32 = read32(base + HDA_ICII_REG);
Elyes HAOUAS92646ea2020-04-04 13:43:03 +0200126 if ((reg32 & (HDA_ICII_VALID | HDA_ICII_BUSY)) == HDA_ICII_VALID)
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000127 return 0;
128 udelay(1);
129 }
130
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000131 return -1;
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000132}
133
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -0800134static void codec_init(struct device *dev, u8 *base, int addr)
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000135{
Stefan Reinauera8e11682009-03-11 14:54:18 +0000136 u32 reg32;
Stefan Reinauerc4f1a772010-06-05 10:03:08 +0000137 const u32 *verb;
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000138 u32 verb_size;
139 int i;
140
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000141 printk(BIOS_DEBUG, "Azalia: Initializing codec #%d\n", addr);
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000142
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000143 /* 1 */
144 if (wait_for_ready(base) == -1)
145 return;
146
Stefan Reinauera8e11682009-03-11 14:54:18 +0000147 reg32 = (addr << 28) | 0x000f0000;
Elyes HAOUASf1da9092020-08-03 15:35:16 +0200148 write32(base + HDA_IC_REG, reg32);
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000149
150 if (wait_for_valid(base) == -1)
151 return;
152
Elyes HAOUASf1da9092020-08-03 15:35:16 +0200153 reg32 = read32(base + HDA_IR_REG);
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000154
155 /* 2 */
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000156 printk(BIOS_DEBUG, "Azalia: codec viddid: %08x\n", reg32);
Stefan Reinauera8e11682009-03-11 14:54:18 +0000157 verb_size = find_verb(dev, reg32, &verb);
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000158
159 if (!verb_size) {
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000160 printk(BIOS_DEBUG, "Azalia: No verb!\n");
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000161 return;
162 }
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000163 printk(BIOS_DEBUG, "Azalia: verb_size: %d\n", verb_size);
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000164
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000165 /* 3 */
166 for (i = 0; i < verb_size; i++) {
167 if (wait_for_ready(base) == -1)
168 return;
169
Elyes HAOUASf1da9092020-08-03 15:35:16 +0200170 write32(base + HDA_IC_REG, verb[i]);
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000171
172 if (wait_for_valid(base) == -1)
173 return;
174 }
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000175 printk(BIOS_DEBUG, "Azalia: verb loaded.\n");
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000176}
177
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -0800178static void codecs_init(struct device *dev, u8 *base, u32 codec_mask)
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000179{
180 int i;
181 for (i = 2; i >= 0; i--) {
182 if (codec_mask & (1 << i))
Stefan Reinauera8e11682009-03-11 14:54:18 +0000183 codec_init(dev, base, i);
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000184 }
185}
186
187static void azalia_init(struct device *dev)
188{
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -0800189 u8 *base;
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000190 struct resource *res;
191 u32 codec_mask;
Stefan Reinauera8e11682009-03-11 14:54:18 +0000192 u8 reg8;
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000193
Stefan Reinauera8e11682009-03-11 14:54:18 +0000194 // ESD
Angel Ponsd19332c2020-06-08 12:32:54 +0200195 pci_update_config32(dev, 0x134, ~(0xff << 16), 2 << 16);
Stefan Reinauera8e11682009-03-11 14:54:18 +0000196
197 // Link1 description
Angel Ponsd19332c2020-06-08 12:32:54 +0200198 pci_update_config32(dev, 0x140, ~(0xff << 16), 2 << 16);
Stefan Reinauera8e11682009-03-11 14:54:18 +0000199
200 // Port VC0 Resource Control Register
Angel Ponsd19332c2020-06-08 12:32:54 +0200201 pci_update_config32(dev, 0x114, ~(0xff << 0), 1);
Stefan Reinauera8e11682009-03-11 14:54:18 +0000202
203 // VCi traffic class
Angel Ponsd19332c2020-06-08 12:32:54 +0200204 pci_or_config8(dev, 0x44, 7 << 0); // TC7
Stefan Reinauera8e11682009-03-11 14:54:18 +0000205
206 // VCi Resource Control
Angel Ponsd19332c2020-06-08 12:32:54 +0200207 pci_or_config32(dev, 0x120, (1 << 31) | (1 << 24) | (0x80 << 0)); /* VCi ID and map */
Stefan Reinauera8e11682009-03-11 14:54:18 +0000208
209 /* Set Bus Master */
Elyes HAOUAS12349252020-04-27 05:08:26 +0200210 pci_or_config16(dev, PCI_COMMAND, PCI_COMMAND_MASTER);
Stefan Reinauera8e11682009-03-11 14:54:18 +0000211
212 pci_write_config8(dev, 0x3c, 0x0a); // unused?
213
214 // TODO Actually check if we're AC97 or HDA instead of hardcoding this
Stefan Reinauer38f147e2010-02-08 12:20:50 +0000215 // here, in devicetree.cb and/or romstage.c.
Stefan Reinauera8e11682009-03-11 14:54:18 +0000216 reg8 = pci_read_config8(dev, 0x40);
217 reg8 |= (1 << 3); // Clear Clock Detect Bit
218 pci_write_config8(dev, 0x40, reg8);
219 reg8 &= ~(1 << 3); // Keep CLKDETCLR from clearing the bit over and over
220 pci_write_config8(dev, 0x40, reg8);
221 reg8 |= (1 << 2); // Enable clock detection
222 pci_write_config8(dev, 0x40, reg8);
223 mdelay(1);
224 reg8 = pci_read_config8(dev, 0x40);
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000225 printk(BIOS_DEBUG, "Azalia: codec type: %s\n", (reg8 & (1 << 1))?"Azalia":"AC97");
Stefan Reinauera8e11682009-03-11 14:54:18 +0000226
Angel Ponsd19332c2020-06-08 12:32:54 +0200227 // Select Azalia mode. This needs to be controlled via devicetree.cb
228 pci_or_config8(dev, 0x40, 1); // Audio Control
Stefan Reinauera8e11682009-03-11 14:54:18 +0000229
Angel Ponsd19332c2020-06-08 12:32:54 +0200230 // Docking not supported
231 pci_and_config8(dev, 0x4d, (u8)~(1 << 7)); // Docking Status
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000232
233 res = find_resource(dev, 0x10);
234 if (!res)
235 return;
236
Stefan Reinauera8e11682009-03-11 14:54:18 +0000237 // NOTE this will break as soon as the Azalia get's a bar above
238 // 4G. Is there anything we can do about it?
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -0800239 base = res2mmio(res, 0, 0);
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000240 printk(BIOS_DEBUG, "Azalia: base = %08x\n", (u32)base);
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000241 codec_mask = codec_detect(base);
242
243 if (codec_mask) {
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000244 printk(BIOS_DEBUG, "Azalia: codec_mask = %02x\n", codec_mask);
Stefan Reinauera8e11682009-03-11 14:54:18 +0000245 codecs_init(dev, base, codec_mask);
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000246 }
247}
248
249static struct device_operations azalia_ops = {
250 .read_resources = pci_dev_read_resources,
251 .set_resources = pci_dev_set_resources,
252 .enable_resources = pci_dev_enable_resources,
253 .init = azalia_init,
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000254 .enable = i82801gx_enable,
Angel Pons1fc0edd2020-05-31 00:03:28 +0200255 .ops_pci = &pci_dev_ops_pci,
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000256};
257
258/* 82801GB/GR/GDH/GBM/GHM (ICH7/ICH7R/ICH7DH/ICH7-M/ICH7-M DH) */
259static const struct pci_driver i82801gx_azalia __pci_driver = {
260 .ops = &azalia_ops,
261 .vendor = PCI_VENDOR_ID_INTEL,
262 .device = 0x27d8,
263};