blob: ca18f7aeac5218a3688ddd4f4de3b93d80ced835 [file] [log] [blame]
Youness Alaoui047475c2017-05-08 16:50:23 -04001chip soc/intel/skylake
2
Benjamin Doronac08c812020-04-04 05:58:54 +00003 # IGD Displays
4 register "gfx" = "GMA_STATIC_DISPLAYS(0)"
5
Michael Niewöhner97e21d32020-12-28 00:49:33 +01006 register "panel_cfg" = "{
7 .up_delay_ms = 200,
8 .down_delay_ms = 50,
9 .cycle_delay_ms = 500,
10 .backlight_on_delay_ms = 1,
11 .backlight_off_delay_ms = 200,
12 .backlight_pwm_hz = 200,
13 }"
14
Youness Alaoui047475c2017-05-08 16:50:23 -040015 register "deep_s3_enable_ac" = "0"
16 register "deep_s3_enable_dc" = "0"
Youness Alaouic5b96582017-06-19 20:47:27 -040017 register "deep_s5_enable_ac" = "0"
18 register "deep_s5_enable_dc" = "0"
Youness Alaoui047475c2017-05-08 16:50:23 -040019 register "deep_sx_config" = "DSX_EN_LAN_WAKE_PIN"
20
Youness Alaoui0601f1e2018-02-09 18:44:45 -050021 register "eist_enable" = "1"
Youness Alaoui0601f1e2018-02-09 18:44:45 -050022
Youness Alaouicb8f04d2018-03-02 16:12:04 -050023 # Set the Thermal Control Circuit (TCC) activaction value to 95C
24 # even though FSP integration guide says to set it to 100C for SKL-U
25 # (offset at 0), because when the TCC activates at 100C, the CPU
26 # will have already shut itself down from overheating protection.
27 register "tcc_offset" = "5" # TCC of 95C
28
Youness Alaoui047475c2017-05-08 16:50:23 -040029 # GPE configuration
30 # Note that GPE events called out in ASL code rely on this
31 # route. i.e. If this route changes then the affected GPE
32 # offset bits also need to be changed.
Youness Alaoui34a30a62017-05-25 13:25:41 -050033 register "gpe0_dw0" = "GPP_C"
Youness Alaoui047475c2017-05-08 16:50:23 -040034 register "gpe0_dw1" = "GPP_D"
35 register "gpe0_dw2" = "GPP_E"
36
Youness Alaoui3f42a26b2018-03-20 18:32:23 -040037 # Disable DPTF
38 register "dptf_enable" = "0"
Youness Alaoui047475c2017-05-08 16:50:23 -040039
40 # FSP Configuration
Youness Alaouieacac202017-05-17 17:16:09 -040041 register "DspEnable" = "0"
42 register "IoBufferOwnership" = "0"
Youness Alaoui047475c2017-05-08 16:50:23 -040043 register "SkipExtGfxScan" = "1"
Angel Pons6fadde02021-04-04 16:11:53 +020044 register "SaGv" = "SaGv_Enabled"
Elyes HAOUASb0f19882018-06-09 11:59:00 +020045 register "PmConfigSlpS3MinAssert" = "2" # 50ms
46 register "PmConfigSlpS4MinAssert" = "1" # 1s
47 register "PmConfigSlpSusMinAssert" = "3" # 500ms
48 register "PmConfigSlpAMinAssert" = "3" # 2s
Youness Alaoui047475c2017-05-08 16:50:23 -040049
Matt DeVillierfb1cd092017-06-22 15:54:07 -040050 # VR Settings Configuration for 4 Domains
Youness Alaoui3f42a26b2018-03-20 18:32:23 -040051 #+----------------+-----------+-----------+-------------+----------+
52 #| Domain/Setting | SA | IA | GT Unsliced | GT |
53 #+----------------+-----------+-----------+-------------+----------+
54 #| Psi1Threshold | 20A | 20A | 20A | 20A |
55 #| Psi2Threshold | 4A | 5A | 5A | 5A |
56 #| Psi3Threshold | 1A | 1A | 1A | 1A |
57 #| Psi3Enable | 1 | 1 | 1 | 1 |
58 #| Psi4Enable | 1 | 1 | 1 | 1 |
59 #| ImonSlope | 0 | 0 | 0 | 0 |
60 #| ImonOffset | 0 | 0 | 0 | 0 |
61 #| IccMax | 7A | 34A | 35A | 35A |
62 #| VrVoltageLimit | 1.52V | 1.52V | 1.52V | 1.52V |
63 #| AC LoadLine | 15 mOhm | 5.7 mOhm | 5.2 mOhm | 5.2 mOhm |
64 #| DC LoadLine | 14.3 mOhm | 4.83 mOhm | 4.2 mOhm | 4.2 mOhm |
65 #+----------------+-----------+-----------+-------------+----------+
Youness Alaoui047475c2017-05-08 16:50:23 -040066 register "domain_vr_config[VR_SYSTEM_AGENT]" = "{
67 .vr_config_enable = 1,
68 .psi1threshold = VR_CFG_AMP(20),
69 .psi2threshold = VR_CFG_AMP(4),
70 .psi3threshold = VR_CFG_AMP(1),
71 .psi3enable = 1,
72 .psi4enable = 1,
73 .imon_slope = 0x0,
74 .imon_offset = 0x0,
75 .icc_max = VR_CFG_AMP(7),
76 .voltage_limit = 1520,
Youness Alaoui3f42a26b2018-03-20 18:32:23 -040077 .ac_loadline = 1500,
78 .dc_loadline = 1430,
Youness Alaoui047475c2017-05-08 16:50:23 -040079 }"
80
81 register "domain_vr_config[VR_IA_CORE]" = "{
82 .vr_config_enable = 1,
83 .psi1threshold = VR_CFG_AMP(20),
84 .psi2threshold = VR_CFG_AMP(5),
85 .psi3threshold = VR_CFG_AMP(1),
86 .psi3enable = 1,
87 .psi4enable = 1,
88 .imon_slope = 0x0,
89 .imon_offset = 0x0,
90 .icc_max = VR_CFG_AMP(34),
91 .voltage_limit = 1520,
Youness Alaoui3f42a26b2018-03-20 18:32:23 -040092 .ac_loadline = 570,
93 .dc_loadline = 483,
Youness Alaoui047475c2017-05-08 16:50:23 -040094 }"
95
Youness Alaoui047475c2017-05-08 16:50:23 -040096 register "domain_vr_config[VR_GT_UNSLICED]" = "{
97 .vr_config_enable = 1,
98 .psi1threshold = VR_CFG_AMP(20),
99 .psi2threshold = VR_CFG_AMP(5),
100 .psi3threshold = VR_CFG_AMP(1),
101 .psi3enable = 1,
102 .psi4enable = 1,
103 .imon_slope = 0x0,
104 .imon_offset = 0x0,
105 .icc_max = VR_CFG_AMP(35),
106 .voltage_limit = 1520,
Youness Alaoui3f42a26b2018-03-20 18:32:23 -0400107 .ac_loadline = 520,
108 .dc_loadline = 420,
Youness Alaoui047475c2017-05-08 16:50:23 -0400109 }"
110
111 register "domain_vr_config[VR_GT_SLICED]" = "{
112 .vr_config_enable = 1,
113 .psi1threshold = VR_CFG_AMP(20),
114 .psi2threshold = VR_CFG_AMP(5),
115 .psi3threshold = VR_CFG_AMP(1),
116 .psi3enable = 1,
117 .psi4enable = 1,
118 .imon_slope = 0x0,
119 .imon_offset = 0x0,
120 .icc_max = VR_CFG_AMP(35),
121 .voltage_limit = 1520,
Youness Alaoui3f42a26b2018-03-20 18:32:23 -0400122 .ac_loadline = 520,
123 .dc_loadline = 420,
Youness Alaoui047475c2017-05-08 16:50:23 -0400124 }"
125
Youness Alaouidebb7852017-05-25 15:40:13 -0500126 # Enable Root Ports 5 and 9
127 register "PcieRpEnable[4]" = "1"
128 register "PcieRpEnable[8]" = "1"
Youness Alaoui047475c2017-05-08 16:50:23 -0400129
Matt DeVillier2ae27422017-05-25 15:53:29 -0500130 # PL2 override 25W
Sumeet R Pawnikar97c54642020-05-10 01:24:11 +0530131 register "power_limits_config" = "{
132 .tdp_pl2_override = 25,
133 }"
Youness Alaoui047475c2017-05-08 16:50:23 -0400134
Matt DeVillier2ae27422017-05-25 15:53:29 -0500135 # Send an extra VR mailbox command for the PS4 exit issue
136 register "SendVrMbxCmd" = "2"
Youness Alaoui047475c2017-05-08 16:50:23 -0400137
Youness Alaoui047475c2017-05-08 16:50:23 -0400138 device domain 0 on
Felix Singer13ee2e62023-11-12 18:29:57 +0000139 device ref igpu on end
140 device ref sa_thermal on end
141 device ref south_xhci on end
142 device ref south_xdci on end
143 device ref thermal on end
Felix Singerdf7de392024-06-23 04:59:03 +0200144 device ref sata on
145 register "SataPortsEnable" = "{
146 [0] = 1,
147 [2] = 1,
148 }"
149 end
Jonathon Hall5fe0f902024-01-18 13:49:58 -0500150 device ref pcie_rp5 on end
Felix Singer13ee2e62023-11-12 18:29:57 +0000151 device ref pcie_rp9 on end
152 device ref lpc_espi on
Felix Singer4b722032024-06-23 20:32:15 +0200153 # EC/KBC requires continuous mode
154 register "serirq_mode" = "SERIRQ_CONTINUOUS"
155
Felix Singerdcddc53f2024-06-23 03:39:24 +0200156 # EC host command ranges are in 0x380-0x383 & 0x80-0x8f
157 register "gen1_dec" = "0x00000381"
Elyes HAOUASb0f19882018-06-09 11:59:00 +0200158 chip drivers/pc80/tpm
159 device pnp 0c31.0 on end
160 end
Felix Singer13ee2e62023-11-12 18:29:57 +0000161 end
162 device ref hda on end
163 device ref smbus on end
164 device ref fast_spi on end
Youness Alaoui047475c2017-05-08 16:50:23 -0400165 end
166end