blob: 807ee2a358805d320b5b683503529f7316705775 [file] [log] [blame]
Angel Pons4b429832020-04-02 23:48:50 +02001/* SPDX-License-Identifier: GPL-2.0-only */
Kyösti Mälkkicb08e162013-10-15 17:19:41 +03002
Angel Pons1db5bc72020-01-15 00:49:03 +01003/* Use simple device model for this file even in ramstage */
Kyösti Mälkkicb08e162013-10-15 17:19:41 +03004#define __SIMPLE_DEVICE__
5
Kyösti Mälkkia963acd2019-08-16 20:34:25 +03006#include <arch/romstage.h>
Kyösti Mälkkicd7a70f2019-08-17 20:51:08 +03007#include <commonlib/helpers.h>
Kyösti Mälkkie2e1f122019-08-09 09:34:23 +03008#include <cpu/x86/mtrr.h>
Kyösti Mälkki540151f2019-08-15 11:20:18 +03009#include <cpu/x86/smm.h>
Kyösti Mälkkif1b58b72019-03-01 13:43:02 +020010#include <device/pci_ops.h>
Kyösti Mälkkicb08e162013-10-15 17:19:41 +030011#include <cbmem.h>
12#include "haswell.h"
13
Kyösti Mälkkif1e3c762014-12-22 12:28:07 +020014static uintptr_t smm_region_start(void)
Kyösti Mälkkicb08e162013-10-15 17:19:41 +030015{
16 /*
17 * Base of TSEG is top of usable DRAM below 4GiB. The register has
Martin Roth128c1042016-11-18 09:29:03 -070018 * 1 MiB alignment.
Kyösti Mälkkicb08e162013-10-15 17:19:41 +030019 */
Angel Pons1db5bc72020-01-15 00:49:03 +010020 uintptr_t tom = pci_read_config32(HOST_BRIDGE, TSEG);
Elyes HAOUAS694cbc02020-08-29 18:11:16 +020021 return ALIGN_DOWN(tom, 1 * MiB);
Kyösti Mälkkif1e3c762014-12-22 12:28:07 +020022}
23
Arthur Heymans340e4b82019-10-23 17:25:58 +020024void *cbmem_top_chipset(void)
Kyösti Mälkkif1e3c762014-12-22 12:28:07 +020025{
26 return (void *)smm_region_start();
Kyösti Mälkkicb08e162013-10-15 17:19:41 +030027}
Kyösti Mälkki825646e2019-08-02 06:14:50 +030028
Kyösti Mälkki540151f2019-08-15 11:20:18 +030029void smm_region(uintptr_t *start, size_t *size)
Kyösti Mälkki825646e2019-08-02 06:14:50 +030030{
Kyösti Mälkki540151f2019-08-15 11:20:18 +030031 *start = smm_region_start();
32 *size = CONFIG_SMM_TSEG_SIZE;
Kyösti Mälkki825646e2019-08-02 06:14:50 +030033}
Kyösti Mälkkie2e1f122019-08-09 09:34:23 +030034
Kyösti Mälkki5bc641a2019-08-09 09:37:49 +030035void fill_postcar_frame(struct postcar_frame *pcf)
Kyösti Mälkkie2e1f122019-08-09 09:34:23 +030036{
Kyösti Mälkkie2e1f122019-08-09 09:34:23 +030037 uintptr_t top_of_ram;
38
Kyösti Mälkkie2e1f122019-08-09 09:34:23 +030039 /* Cache at least 8 MiB below the top of ram, and at most 8 MiB
40 * above top of the ram. This satisfies MTRR alignment requirement
41 * with different TSEG size configurations.
42 */
Angel Pons1db5bc72020-01-15 00:49:03 +010043 top_of_ram = ALIGN_DOWN((uintptr_t)cbmem_top(), 8 * MiB);
44 postcar_frame_add_mtrr(pcf, top_of_ram - 8 * MiB, 16 * MiB, MTRR_TYPE_WRBACK);
Kyösti Mälkkie2e1f122019-08-09 09:34:23 +030045}