blob: 7da807a6fd2eab47aab36df97b87d443a51970db [file] [log] [blame]
Angel Ponsf94ac9a2020-04-05 15:46:48 +02001/* SPDX-License-Identifier: GPL-2.0-only */
Duncan Laurie61680272014-05-05 12:42:35 -05002
Furquan Shaikh93078ba2021-06-18 12:56:21 +00003#include <acpi/acpi_gnvs.h>
Duncan Laurie61680272014-05-05 12:42:35 -05004#include <console/console.h>
5#include <device/device.h>
6#include <device/pci.h>
7#include <device/pci_ids.h>
8#include <device/pci_ops.h>
Kyösti Mälkki13f66502019-03-03 08:01:05 +02009#include <device/mmio.h>
Julius Werner4ee4bd52014-10-20 13:46:39 -070010#include <soc/adsp.h>
Furquan Shaikh93078ba2021-06-18 12:56:21 +000011#include <soc/device_nvs.h>
Julius Werner4ee4bd52014-10-20 13:46:39 -070012#include <soc/pch.h>
Julius Werner4ee4bd52014-10-20 13:46:39 -070013#include <soc/rcba.h>
Angel Pons3cc2c382020-10-23 20:38:23 +020014#include <soc/intel/broadwell/pch/chip.h>
Angel Ponsc423ce22021-04-19 16:13:31 +020015#include <southbridge/intel/lynxpoint/iobp.h>
Duncan Laurie61680272014-05-05 12:42:35 -050016
17static void adsp_init(struct device *dev)
18{
Angel Pons3cc2c382020-10-23 20:38:23 +020019 const struct soc_intel_broadwell_pch_config *config = config_of(dev);
Duncan Laurie61680272014-05-05 12:42:35 -050020 struct resource *bar0, *bar1;
21 u32 tmp32;
22
23 /* Ensure memory and bus master are enabled */
Elyes HAOUASb887adf2020-04-29 10:42:34 +020024 pci_or_config16(dev, PCI_COMMAND, PCI_COMMAND_MASTER | PCI_COMMAND_MEMORY);
Duncan Laurie61680272014-05-05 12:42:35 -050025
26 /* Find BAR0 and BAR1 */
Angel Ponsc1bfbe02021-11-03 13:18:53 +010027 bar0 = probe_resource(dev, PCI_BASE_ADDRESS_0);
Duncan Laurie61680272014-05-05 12:42:35 -050028 if (!bar0)
29 return;
Angel Ponsc1bfbe02021-11-03 13:18:53 +010030 bar1 = probe_resource(dev, PCI_BASE_ADDRESS_1);
Duncan Laurie61680272014-05-05 12:42:35 -050031 if (!bar1)
32 return;
33
34 /*
35 * Set LTR value in DSP shim LTR control register to 3ms
36 * SNOOP_REQ[13]=1b SNOOP_SCALE[12:10]=100b (1ms) SNOOP_VAL[9:0]=3h
37 */
38 tmp32 = pch_is_wpt() ? ADSP_SHIM_BASE_WPT : ADSP_SHIM_BASE_LPT;
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -080039 write32(res2mmio(bar0, tmp32 + ADSP_SHIM_LTRC, 0),
40 ADSP_SHIM_LTRC_VALUE);
Duncan Laurie61680272014-05-05 12:42:35 -050041
42 /* Program VDRTCTL2 D19:F0:A8[31:0] = 0x00000fff */
43 pci_write_config32(dev, ADSP_PCI_VDRTCTL2, ADSP_VDRTCTL2_VALUE);
44
45 /* Program ADSP IOBP VDLDAT1 to 0x040100 */
46 pch_iobp_write(ADSP_IOBP_VDLDAT1, ADSP_VDLDAT1_VALUE);
47
48 /* Set D3 Power Gating Enable in D19:F0:A0 based on PCH type */
49 tmp32 = pci_read_config32(dev, ADSP_PCI_VDRTCTL0);
Duncan Lauried9f95072014-10-01 13:47:20 -070050 if (pch_is_wpt()) {
51 if (config->adsp_d3_pg_enable) {
52 tmp32 &= ~ADSP_VDRTCTL0_D3PGD_WPT;
53 if (config->adsp_sram_pg_enable)
54 tmp32 &= ~ADSP_VDRTCTL0_D3SRAMPGD_WPT;
55 else
56 tmp32 |= ADSP_VDRTCTL0_D3SRAMPGD_WPT;
Duncan Laurie3ed4d392014-07-31 10:41:56 -070057 } else {
Duncan Lauried9f95072014-10-01 13:47:20 -070058 tmp32 |= ADSP_VDRTCTL0_D3PGD_WPT;
Duncan Laurie3ed4d392014-07-31 10:41:56 -070059 }
Duncan Laurie61680272014-05-05 12:42:35 -050060 } else {
Duncan Lauried9f95072014-10-01 13:47:20 -070061 if (config->adsp_d3_pg_enable) {
Duncan Laurie3ed4d392014-07-31 10:41:56 -070062 tmp32 &= ~ADSP_VDRTCTL0_D3PGD_LPT;
Duncan Lauried9f95072014-10-01 13:47:20 -070063 if (config->adsp_sram_pg_enable)
64 tmp32 &= ~ADSP_VDRTCTL0_D3SRAMPGD_LPT;
65 else
66 tmp32 |= ADSP_VDRTCTL0_D3SRAMPGD_LPT;
67 } else {
68 tmp32 |= ADSP_VDRTCTL0_D3PGD_LPT;
Duncan Laurie3ed4d392014-07-31 10:41:56 -070069 }
Duncan Laurie61680272014-05-05 12:42:35 -050070 }
71 pci_write_config32(dev, ADSP_PCI_VDRTCTL0, tmp32);
72
73 /* Set PSF Snoop to SA, RCBA+0x3350[10]=1b */
74 RCBA32_OR(0x3350, (1 << 10));
75
76 /* Set DSP IOBP PMCTL 0x1e0=0x3f */
77 pch_iobp_write(ADSP_IOBP_PMCTL, ADSP_PMCTL_VALUE);
78
79 if (config->sio_acpi_mode) {
Furquan Shaikh93078ba2021-06-18 12:56:21 +000080 struct device_nvs *dev_nvs = acpi_get_device_nvs();
81
Kyösti Mälkki4abc7312021-01-12 17:46:30 +020082 /* Configure for ACPI mode */
Duncan Laurie61680272014-05-05 12:42:35 -050083 printk(BIOS_INFO, "ADSP: Enable ACPI Mode IRQ3\n");
84
Furquan Shaikh93078ba2021-06-18 12:56:21 +000085 /* Save BAR0 and BAR1 to ACPI NVS */
86 dev_nvs->bar0[SIO_NVS_ADSP] = (u32)bar0->base;
87 dev_nvs->bar1[SIO_NVS_ADSP] = (u32)bar1->base;
88 dev_nvs->enable[SIO_NVS_ADSP] = 1;
Duncan Laurie61680272014-05-05 12:42:35 -050089
90 /* Set PCI Config Disable Bit */
91 pch_iobp_update(ADSP_IOBP_PCICFGCTL, ~0, ADSP_PCICFGCTL_PCICD);
92
93 /* Set interrupt de-assert/assert opcode override to IRQ3 */
94 pch_iobp_write(ADSP_IOBP_VDLDAT2, ADSP_IOBP_ACPI_IRQ3);
95
96 /* Enable IRQ3 in RCBA */
97 RCBA32_OR(ACPIIRQEN, ADSP_ACPI_IRQEN);
98
99 /* Set ACPI Interrupt Enable Bit */
100 pch_iobp_update(ADSP_IOBP_PCICFGCTL, ~ADSP_PCICFGCTL_SPCBAD,
101 ADSP_PCICFGCTL_ACPIIE);
102
103 /* Put ADSP in D3hot */
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -0800104 tmp32 = read32(res2mmio(bar1, PCH_PCS, 0));
Duncan Laurie61680272014-05-05 12:42:35 -0500105 tmp32 |= PCH_PCS_PS_D3HOT;
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -0800106 write32(res2mmio(bar1, PCH_PCS, 0), tmp32);
Duncan Laurie61680272014-05-05 12:42:35 -0500107 } else {
108 printk(BIOS_INFO, "ADSP: Enable PCI Mode IRQ23\n");
109
110 /* Configure for PCI mode */
Elyes HAOUASfac28932020-05-03 08:30:09 +0200111 pci_write_config8(dev, PCI_INTERRUPT_LINE, ADSP_PCI_IRQ);
Duncan Laurie61680272014-05-05 12:42:35 -0500112
113 /* Clear ACPI Interrupt Enable Bit */
114 pch_iobp_update(ADSP_IOBP_PCICFGCTL,
115 ~(ADSP_PCICFGCTL_SPCBAD | ADSP_PCICFGCTL_ACPIIE), 0);
116 }
117}
118
119static struct device_operations adsp_ops = {
Elyes HAOUAS1d191272018-11-27 12:23:48 +0100120 .read_resources = pci_dev_read_resources,
121 .set_resources = pci_dev_set_resources,
122 .enable_resources = pci_dev_enable_resources,
123 .init = adsp_init,
Angel Ponscb2080f2020-10-23 15:45:44 +0200124 .ops_pci = &pci_dev_ops_pci,
Duncan Laurie61680272014-05-05 12:42:35 -0500125};
126
127static const unsigned short pci_device_ids[] = {
128 0x9c36, /* LynxPoint */
129 0x9cb6, /* WildcatPoint */
130 0
131};
132
133static const struct pci_driver pch_adsp __pci_driver = {
134 .ops = &adsp_ops,
Felix Singer43b7f412022-03-07 04:34:52 +0100135 .vendor = PCI_VID_INTEL,
Duncan Laurie61680272014-05-05 12:42:35 -0500136 .devices = pci_device_ids,
137};