blob: 72a4b8cd92f9988c2ce436daf0d937ad5ca8b157 [file] [log] [blame]
Duncan Laurie61680272014-05-05 12:42:35 -05001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2014 Google Inc.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; version 2 of the License.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
Duncan Laurie61680272014-05-05 12:42:35 -050014 */
15
16#include <cbmem.h>
17#include <console/console.h>
18#include <device/device.h>
19#include <device/pci.h>
20#include <device/pci_ids.h>
21#include <device/pci_ops.h>
22#include <arch/io.h>
23#include <delay.h>
Julius Werner4ee4bd52014-10-20 13:46:39 -070024#include <soc/adsp.h>
25#include <soc/device_nvs.h>
26#include <soc/iobp.h>
27#include <soc/nvs.h>
28#include <soc/pch.h>
29#include <soc/ramstage.h>
30#include <soc/rcba.h>
31#include <soc/intel/broadwell/chip.h>
Duncan Laurie61680272014-05-05 12:42:35 -050032
33static void adsp_init(struct device *dev)
34{
35 config_t *config = dev->chip_info;
36 struct resource *bar0, *bar1;
37 u32 tmp32;
38
39 /* Ensure memory and bus master are enabled */
40 tmp32 = pci_read_config32(dev, PCI_COMMAND);
41 tmp32 |= PCI_COMMAND_MASTER | PCI_COMMAND_MEMORY;
42 pci_write_config32(dev, PCI_COMMAND, tmp32);
43
44 /* Find BAR0 and BAR1 */
45 bar0 = find_resource(dev, PCI_BASE_ADDRESS_0);
46 if (!bar0)
47 return;
48 bar1 = find_resource(dev, PCI_BASE_ADDRESS_1);
49 if (!bar1)
50 return;
51
52 /*
53 * Set LTR value in DSP shim LTR control register to 3ms
54 * SNOOP_REQ[13]=1b SNOOP_SCALE[12:10]=100b (1ms) SNOOP_VAL[9:0]=3h
55 */
56 tmp32 = pch_is_wpt() ? ADSP_SHIM_BASE_WPT : ADSP_SHIM_BASE_LPT;
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -080057 write32(res2mmio(bar0, tmp32 + ADSP_SHIM_LTRC, 0),
58 ADSP_SHIM_LTRC_VALUE);
Duncan Laurie61680272014-05-05 12:42:35 -050059
60 /* Program VDRTCTL2 D19:F0:A8[31:0] = 0x00000fff */
61 pci_write_config32(dev, ADSP_PCI_VDRTCTL2, ADSP_VDRTCTL2_VALUE);
62
63 /* Program ADSP IOBP VDLDAT1 to 0x040100 */
64 pch_iobp_write(ADSP_IOBP_VDLDAT1, ADSP_VDLDAT1_VALUE);
65
66 /* Set D3 Power Gating Enable in D19:F0:A0 based on PCH type */
67 tmp32 = pci_read_config32(dev, ADSP_PCI_VDRTCTL0);
Duncan Lauried9f95072014-10-01 13:47:20 -070068 if (pch_is_wpt()) {
69 if (config->adsp_d3_pg_enable) {
70 tmp32 &= ~ADSP_VDRTCTL0_D3PGD_WPT;
71 if (config->adsp_sram_pg_enable)
72 tmp32 &= ~ADSP_VDRTCTL0_D3SRAMPGD_WPT;
73 else
74 tmp32 |= ADSP_VDRTCTL0_D3SRAMPGD_WPT;
Duncan Laurie3ed4d392014-07-31 10:41:56 -070075 } else {
Duncan Lauried9f95072014-10-01 13:47:20 -070076 tmp32 |= ADSP_VDRTCTL0_D3PGD_WPT;
Duncan Laurie3ed4d392014-07-31 10:41:56 -070077 }
Duncan Laurie61680272014-05-05 12:42:35 -050078 } else {
Duncan Lauried9f95072014-10-01 13:47:20 -070079 if (config->adsp_d3_pg_enable) {
Duncan Laurie3ed4d392014-07-31 10:41:56 -070080 tmp32 &= ~ADSP_VDRTCTL0_D3PGD_LPT;
Duncan Lauried9f95072014-10-01 13:47:20 -070081 if (config->adsp_sram_pg_enable)
82 tmp32 &= ~ADSP_VDRTCTL0_D3SRAMPGD_LPT;
83 else
84 tmp32 |= ADSP_VDRTCTL0_D3SRAMPGD_LPT;
85 } else {
86 tmp32 |= ADSP_VDRTCTL0_D3PGD_LPT;
Duncan Laurie3ed4d392014-07-31 10:41:56 -070087 }
Duncan Laurie61680272014-05-05 12:42:35 -050088 }
89 pci_write_config32(dev, ADSP_PCI_VDRTCTL0, tmp32);
90
91 /* Set PSF Snoop to SA, RCBA+0x3350[10]=1b */
92 RCBA32_OR(0x3350, (1 << 10));
93
94 /* Set DSP IOBP PMCTL 0x1e0=0x3f */
95 pch_iobp_write(ADSP_IOBP_PMCTL, ADSP_PMCTL_VALUE);
96
97 if (config->sio_acpi_mode) {
98 /* Configure for ACPI mode */
99 global_nvs_t *gnvs;
100
101 printk(BIOS_INFO, "ADSP: Enable ACPI Mode IRQ3\n");
102
103 /* Find ACPI NVS to update BARs */
104 gnvs = (global_nvs_t *)cbmem_find(CBMEM_ID_ACPI_GNVS);
105 if (!gnvs) {
106 printk(BIOS_ERR, "Unable to locate Global NVS\n");
107 return;
108 }
109
110 /* Save BAR0 and BAR1 to ACPI NVS */
111 gnvs->dev.bar0[SIO_NVS_ADSP] = (u32)bar0->base;
112 gnvs->dev.bar1[SIO_NVS_ADSP] = (u32)bar1->base;
113 gnvs->dev.enable[SIO_NVS_ADSP] = 1;
114
115 /* Set PCI Config Disable Bit */
116 pch_iobp_update(ADSP_IOBP_PCICFGCTL, ~0, ADSP_PCICFGCTL_PCICD);
117
118 /* Set interrupt de-assert/assert opcode override to IRQ3 */
119 pch_iobp_write(ADSP_IOBP_VDLDAT2, ADSP_IOBP_ACPI_IRQ3);
120
121 /* Enable IRQ3 in RCBA */
122 RCBA32_OR(ACPIIRQEN, ADSP_ACPI_IRQEN);
123
124 /* Set ACPI Interrupt Enable Bit */
125 pch_iobp_update(ADSP_IOBP_PCICFGCTL, ~ADSP_PCICFGCTL_SPCBAD,
126 ADSP_PCICFGCTL_ACPIIE);
127
128 /* Put ADSP in D3hot */
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -0800129 tmp32 = read32(res2mmio(bar1, PCH_PCS, 0));
Duncan Laurie61680272014-05-05 12:42:35 -0500130 tmp32 |= PCH_PCS_PS_D3HOT;
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -0800131 write32(res2mmio(bar1, PCH_PCS, 0), tmp32);
Duncan Laurie61680272014-05-05 12:42:35 -0500132 } else {
133 printk(BIOS_INFO, "ADSP: Enable PCI Mode IRQ23\n");
134
135 /* Configure for PCI mode */
136 pci_write_config32(dev, PCI_INTERRUPT_LINE, ADSP_PCI_IRQ);
137
138 /* Clear ACPI Interrupt Enable Bit */
139 pch_iobp_update(ADSP_IOBP_PCICFGCTL,
140 ~(ADSP_PCICFGCTL_SPCBAD | ADSP_PCICFGCTL_ACPIIE), 0);
141 }
142}
143
144static struct device_operations adsp_ops = {
Elyes HAOUAS1d191272018-11-27 12:23:48 +0100145 .read_resources = pci_dev_read_resources,
146 .set_resources = pci_dev_set_resources,
147 .enable_resources = pci_dev_enable_resources,
148 .init = adsp_init,
Duncan Laurie61680272014-05-05 12:42:35 -0500149 .ops_pci = &broadwell_pci_ops,
150};
151
152static const unsigned short pci_device_ids[] = {
153 0x9c36, /* LynxPoint */
154 0x9cb6, /* WildcatPoint */
155 0
156};
157
158static const struct pci_driver pch_adsp __pci_driver = {
159 .ops = &adsp_ops,
160 .vendor = PCI_VENDOR_ID_INTEL,
161 .devices = pci_device_ids,
162};