blob: 7594bd8e03b3ea14e23c77683ea9e66b8cc77b88 [file] [log] [blame]
Felix Held4a8cd722020-04-18 22:26:39 +02001# SPDX-License-Identifier: GPL-2.0-only
Marc Jones24484842017-05-04 21:17:45 -06002
Marshall Dawson68519222019-11-25 11:36:15 -07003config SOC_AMD_STONEYRIDGE
4 bool
5 help
6 AMD support for SOCs in Family 15h Models 60h-6Fh and Models 70h-7Fh.
7
8if SOC_AMD_STONEYRIDGE
9
Marc Jones21cde8b2017-05-07 16:47:36 -060010config CPU_SPECIFIC_OPTIONS
11 def_bool y
Kyösti Mälkki3139c8d2020-06-28 16:33:33 +030012 select ACPI_SOC_NVS
Felix Heldc07c7c92020-12-04 18:50:53 +010013 select ARCH_ALL_STAGES_X86_32
14 select BOOT_DEVICE_SUPPORTS_WRITES if BOOT_DEVICE_SPI_FLASH
Aaron Durbin51e4c1a2018-01-24 17:42:51 -070015 select COLLECT_TIMESTAMPS_NO_TSC
Chris Ching6fc39d42017-12-20 16:06:03 -070016 select DRIVERS_I2C_DESIGNWARE
Marc Jones9156cac2017-07-12 11:05:38 -060017 select GENERIC_GPIO_LIB
Aaron Durbin51e4c1a2018-01-24 17:42:51 -070018 select GENERIC_UDELAY
Angel Ponsb74975e2020-07-13 01:12:57 +020019 select HAVE_CF9_RESET
Felix Heldc07c7c92020-12-04 18:50:53 +010020 select HAVE_SMI_HANDLER
Marc Jones24484842017-05-04 21:17:45 -060021 select HAVE_USBDEBUG_OPTIONS
Felix Heldc07c7c92020-12-04 18:50:53 +010022 select IOAPIC
Marc Jones33eef132017-10-26 16:50:42 -060023 select PARALLEL_MP_AP_WORK
Marc Jones17e85ad2017-12-20 16:21:25 -070024 select RTC
Felix Heldc07c7c92020-12-04 18:50:53 +010025 select SOC_AMD_PI
26 select SOC_AMD_COMMON
27 select SOC_AMD_COMMON_BLOCK_ACPI
28 select SOC_AMD_COMMON_BLOCK_ACPIMMIO
29 select SOC_AMD_COMMON_BLOCK_AOAC
30 select SOC_AMD_COMMON_BLOCK_BANKED_GPIOS
31 select SOC_AMD_COMMON_BLOCK_CAR
32 select SOC_AMD_COMMON_BLOCK_HDA
Karthikeyan Ramasubramanian0dbea482021-03-08 23:23:50 -070033 select SOC_AMD_COMMON_BLOCK_I2C
Felix Heldc07c7c92020-12-04 18:50:53 +010034 select SOC_AMD_COMMON_BLOCK_IOMMU
35 select SOC_AMD_COMMON_BLOCK_LPC
36 select SOC_AMD_COMMON_BLOCK_PCI
37 select SOC_AMD_COMMON_BLOCK_PI
Felix Heldc0538d42021-04-13 19:56:10 +020038 select SOC_AMD_COMMON_BLOCK_PM
Felix Heldc07c7c92020-12-04 18:50:53 +010039 select SOC_AMD_COMMON_BLOCK_PSP_GEN1
40 select SOC_AMD_COMMON_BLOCK_S3
41 select SOC_AMD_COMMON_BLOCK_SATA
42 select SOC_AMD_COMMON_BLOCK_SMBUS
43 select SOC_AMD_COMMON_BLOCK_SMI
Felix Heldbc134812021-02-10 02:26:10 +010044 select SOC_AMD_COMMON_BLOCK_SMM
Felix Heldc07c7c92020-12-04 18:50:53 +010045 select SOC_AMD_COMMON_BLOCK_SPI
Felix Held91ef9252021-01-12 23:44:05 +010046 select SOC_AMD_COMMON_BLOCK_UART
Felix Heldc07c7c92020-12-04 18:50:53 +010047 select SSE2
48 select TSC_SYNC_LFENCE
49 select X86_AMD_FIXED_MTRRS
Marc Jones24484842017-05-04 21:17:45 -060050
Marshall Dawson12294d02019-11-25 07:21:18 -070051config AMD_APU_STONEYRIDGE
52 bool
53 help
54 AMD Stoney Ridge APU
55
Marshall Dawsone1988f52019-11-25 11:15:35 -070056config AMD_APU_PRAIRIEFALCON
57 bool
58 help
59 AMD Embedded Prairie Falcon APU
60
Marshall Dawson12294d02019-11-25 07:21:18 -070061config AMD_APU_MERLINFALCON
62 bool
63 help
Marshall Dawsone1988f52019-11-25 11:15:35 -070064 AMD Embedded Merlin Falcon APU
Marshall Dawson12294d02019-11-25 07:21:18 -070065
Marshall Dawson3ac0ab52019-11-24 19:03:56 -070066config AMD_APU_PKG_FP4
67 bool
68 help
69 AMD FP4 package
70
71config AMD_APU_PKG_FT4
72 bool
73 help
74 AMD FT4 package
75
76config AMD_SOC_PACKAGE
77 string
78 default "FP4" if AMD_APU_PKG_FP4
79 default "FT4" if AMD_APU_PKG_FT4
80
Marshall Dawsone7557de2017-06-09 16:35:14 -060081config VBOOT
Marshall Dawsone7557de2017-06-09 16:35:14 -060082 select VBOOT_SEPARATE_VERSTAGE
83 select VBOOT_STARTS_IN_BOOTBLOCK
Marc Jones4c887ea2018-04-25 16:43:18 -060084 select VBOOT_VBNV_CMOS
85 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
Marshall Dawsone7557de2017-06-09 16:35:14 -060086
Marc Jones21cde8b2017-05-07 16:47:36 -060087# TODO: Sync these with definitions in PI vendorcode.
88# DCACHE_RAM_BASE must equal BSP_STACK_BASE_ADDR.
89# DCACHE_RAM_SIZE must equal BSP_STACK_SIZE.
90
91config DCACHE_RAM_BASE
92 hex
93 default 0x30000
94
95config DCACHE_RAM_SIZE
96 hex
97 default 0x10000
98
Marshall Dawson9df969a2017-07-25 18:46:46 -060099config DCACHE_BSP_STACK_SIZE
Marshall Dawson9df969a2017-07-25 18:46:46 -0600100 hex
101 default 0x4000
102 help
103 The amount of anticipated stack usage in CAR by bootblock and
104 other stages.
105
Marshall Dawson7c3f1e72017-08-24 09:59:10 -0600106config PRERAM_CBMEM_CONSOLE_SIZE
107 hex
Marshall Dawson1df6bc62017-12-19 20:41:29 -0700108 default 0x1600
Marshall Dawson7c3f1e72017-08-24 09:59:10 -0600109 help
110 Increase this value if preram cbmem console is getting truncated
111
Marc Jones21cde8b2017-05-07 16:47:36 -0600112config CPU_ADDR_BITS
113 int
114 default 48
115
Marc Jones1587dc82017-05-15 18:55:11 -0600116config BOTTOMIO_POSITION
117 hex "Bottom of 32-bit IO space"
118 default 0xD0000000
119 help
120 If PCI peripherals with big BARs are connected to the system
121 the bottom of the IO must be decreased to allocate such
122 devices.
123
124 Declare the beginning of the 128MB-aligned MMIO region. This
125 option is useful when PCI peripherals requesting large address
126 ranges are present.
127
Marc Jones1587dc82017-05-15 18:55:11 -0600128config MMCONF_BASE_ADDRESS
Marc Jones1587dc82017-05-15 18:55:11 -0600129 default 0xF8000000
130
131config MMCONF_BUS_NUMBER
Marc Jones1587dc82017-05-15 18:55:11 -0600132 default 64
133
134config VGA_BIOS_ID
135 string
Marshall Dawson12294d02019-11-25 07:21:18 -0700136 default "1002,9874" if AMD_APU_MERLINFALCON
Marc Jones1587dc82017-05-15 18:55:11 -0600137 default "1002,98e4"
138 help
139 The default VGA BIOS PCI vendor/device ID should be set to the
140 result of the map_oprom_vendev() function in northbridge.c.
141
142config VGA_BIOS_FILE
143 string
Marshall Dawson7987c1c2019-11-25 08:29:28 -0700144 default "3rdparty/amd_blobs/stoneyridge/CarrizoGenericVbios.bin" if AMD_APU_MERLINFALCON
Marshall Dawsone1988f52019-11-25 11:15:35 -0700145 default "3rdparty/amd_blobs/stoneyridge/StoneyGenericVbios.bin" if AMD_APU_PRAIRIEFALCON
146 default "3rdparty/amd_blobs/stoneyridge/StoneyGenericVbios.bin" if AMD_APU_STONEYRIDGE
Marc Jones1587dc82017-05-15 18:55:11 -0600147
Marshall Dawson668dea02017-11-29 09:57:15 -0700148config S3_VGA_ROM_RUN
149 bool
150 default n
151
Marc Jones1587dc82017-05-15 18:55:11 -0600152config HEAP_SIZE
153 hex
154 default 0xc0000
155
Marc Jones24484842017-05-04 21:17:45 -0600156config EHCI_BAR
157 hex
158 default 0xfef00000
159
160config STONEYRIDGE_XHCI_ENABLE
161 bool "Enable Stoney Ridge XHCI Controller"
162 default y
163 help
164 The XHCI controller must be enabled and the XHCI firmware
165 must be added in order to have USB 3.0 support configured
166 by coreboot. The OS will be responsible for enabling the XHCI
Jonathan Neuschäfer45e6c822018-12-11 17:53:07 +0100167 controller if the XHCI firmware is available but the
Marc Jones24484842017-05-04 21:17:45 -0600168 XHCI controller is not enabled by coreboot.
169
170config STONEYRIDGE_XHCI_FWM
171 bool "Add xhci firmware"
172 default y
173 help
174 Add Stoney Ridge XHCI Firmware to support the onboard USB 3.0
175
Marc Jones24484842017-05-04 21:17:45 -0600176config STONEYRIDGE_GEC_FWM
177 bool
178 default n
179 help
180 Add Stoney Ridge GEC Firmware to support the onboard gigabit Ethernet MAC.
181 Must be connected to a Broadcom B50610 or B50610M PHY on the motherboard.
182
183config STONEYRIDGE_XHCI_FWM_FILE
184 string "XHCI firmware path and filename"
Marshall Dawson7987c1c2019-11-25 08:29:28 -0700185 default "3rdparty/amd_blobs/stoneyridge/xhci.bin"
Marc Jones24484842017-05-04 21:17:45 -0600186 depends on STONEYRIDGE_XHCI_FWM
187
Marc Jones24484842017-05-04 21:17:45 -0600188config STONEYRIDGE_GEC_FWM_FILE
189 string "GEC firmware path and filename"
190 depends on STONEYRIDGE_GEC_FWM
191
Zheng Baoc5e28ab2020-10-28 11:38:09 +0800192config AMDFW_CONFIG_FILE
193 string
194 string "AMD PSP Firmware config file"
Zheng Baoc5e28ab2020-10-28 11:38:09 +0800195 default "src/soc/amd/stoneyridge/fw_cz.cfg" if AMD_APU_MERLINFALCON
196 default "src/soc/amd/stoneyridge/fw_st.cfg" if AMD_APU_PRAIRIEFALCON
197 default "src/soc/amd/stoneyridge/fw_st.cfg" if AMD_APU_STONEYRIDGE
Marc Jones24484842017-05-04 21:17:45 -0600198
199config STONEYRIDGE_SATA_MODE
200 int "SATA Mode"
201 default 0
202 range 0 6
203 help
204 Select the mode in which SATA should be driven.
205 The default is NATIVE.
206 0: NATIVE mode does not require a ROM.
207 2: AHCI may work with or without AHCI ROM. It depends on the payload support.
208 For example, seabios does not require the AHCI ROM.
209 3: LEGACY IDE
210 4: IDE to AHCI
211 5: AHCI7804: ROM Required, and AMD driver required in the OS.
212 6: IDE to AHCI7804: ROM Required, and AMD driver required in the OS.
213
214comment "NATIVE"
215 depends on STONEYRIDGE_SATA_MODE = 0
216
217comment "AHCI"
218 depends on STONEYRIDGE_SATA_MODE = 2
219
220comment "LEGACY IDE"
221 depends on STONEYRIDGE_SATA_MODE = 3
222
223comment "IDE to AHCI"
224 depends on STONEYRIDGE_SATA_MODE = 4
225
226comment "AHCI7804"
227 depends on STONEYRIDGE_SATA_MODE = 5
228
229comment "IDE to AHCI7804"
230 depends on STONEYRIDGE_SATA_MODE = 6
231
232if STONEYRIDGE_SATA_MODE = 2 || STONEYRIDGE_SATA_MODE = 5
233
234config AHCI_ROM_ID
235 string "AHCI device PCI IDs"
236 default "1022,7801" if STONEYRIDGE_SATA_MODE = 2
237 default "1022,7804" if STONEYRIDGE_SATA_MODE = 5
238
239endif # STONEYRIDGE_SATA_MODE = 2 || STONEYRIDGE_SATA_MODE = 5
240
241config STONEYRIDGE_LEGACY_FREE
242 bool "System is legacy free"
243 help
244 Select y if there is no keyboard controller in the system.
245 This sets variables in AGESA and ACPI.
246
Marc Jones24484842017-05-04 21:17:45 -0600247config SERIRQ_CONTINUOUS_MODE
248 bool
249 default n
250 help
251 Set this option to y for serial IRQ in continuous mode.
252 Otherwise it is in quiet mode.
253
Arthur Heymansb5e72b62018-01-02 23:41:24 +0100254config CONSOLE_UART_BASE_ADDRESS
255 depends on CONSOLE_SERIAL
256 hex
257 default 0xfedc6000
258
Marshall Dawsonc6ef9db2017-05-14 14:16:56 -0600259config SMM_TSEG_SIZE
260 hex
Felix Helde22eef72021-02-10 22:22:07 +0100261 default 0x800000 if HAVE_SMI_HANDLER
Marshall Dawsonc6ef9db2017-05-14 14:16:56 -0600262 default 0x0
263
Marshall Dawsonb6172112017-09-13 17:47:31 -0600264config SMM_RESERVED_SIZE
265 hex
Marshall Dawsonfceac7e2018-05-18 14:40:53 -0600266 default 0x150000
Marshall Dawsonb6172112017-09-13 17:47:31 -0600267
Raul E Rangel846b4942018-06-12 10:43:09 -0600268config SMM_MODULE_STACK_SIZE
269 hex
270 default 0x800
271
Marc Jonese013df92017-08-23 16:28:02 -0600272config ACPI_CPU_STRING
273 string
Matt DeVillierc08d4c52020-06-20 23:45:30 -0500274 default "\\_SB.P%03d"
Marc Jonese013df92017-08-23 16:28:02 -0600275
Marshall Dawson9a32c412018-09-04 13:29:12 -0600276config ACPI_BERT
277 bool "Build ACPI BERT Table"
278 default y
279 depends on HAVE_ACPI_TABLES
280 help
281 Report Machine Check errors identified in POST to the OS in an
282 ACPI Boot Error Record Table. This option reserves an 8MB region
283 for building the error structures.
284
Marshall Dawson25eb2bc2019-03-14 12:42:46 -0600285config USE_PSPSECUREOS
Martin Rothb617e322017-09-07 13:23:55 -0600286 bool "Include PSP SecureOS blobs in AMD firmware"
287 default y
288 help
289 Include the PspSecureOs, PspTrustlet and TrustletKey binaries
290 in the amdfw section.
291
292 If unsure, answer 'y'
293
Richard Spiegel1bc578a2019-06-18 18:19:47 -0700294config SOC_AMD_PSP_SELECTABLE_SMU_FW
295 bool
Marshall Dawson12294d02019-11-25 07:21:18 -0700296 default y if AMD_APU_STONEYRIDGE
Richard Spiegel1bc578a2019-06-18 18:19:47 -0700297 help
298 Some ST implementations allow storing SMU firmware into cbfs and
299 calling the PSP to load the blobs at the proper time.
300
301 Merlin Falcon does not support it. If you are using 00670F00 SOC,
302 ask your AMD representative if it supports it or not.
303
Marshall Dawson5f0520a2017-10-30 16:11:45 -0600304config SOC_AMD_SMU_FANLESS
305 bool
306 depends on SOC_AMD_PSP_SELECTABLE_SMU_FW
307 default n if SOC_AMD_SMU_NOTFANLESS
308 default y
309
310config SOC_AMD_SMU_FANNED
311 bool
312 depends on SOC_AMD_PSP_SELECTABLE_SMU_FW
313 default n
314 select SOC_AMD_SMU_NOTFANLESS
315
316config SOC_AMD_SMU_NOTFANLESS # helper symbol - do not use
317 bool
318 depends on SOC_AMD_PSP_SELECTABLE_SMU_FW
319
Martin Roth30f9b952017-10-03 15:54:45 -0600320config AMDFW_OUTSIDE_CBFS
321 bool "The AMD firmware is outside CBFS"
322 default n
323 help
324 The AMDFW (PSP) is typically locatable in cbfs. Select this
325 option to manually attach the generated amdfw.rom outside of
326 cbfs. The location is selected by the FWM position.
327
Martin Roth6d8ef242017-09-08 14:39:35 -0600328config AMD_FWM_POSITION_INDEX
329 int "Firmware Directory Table location (0 to 5)"
330 range 0 5
331 default 0 if BOARD_ROMSIZE_KB_512
332 default 1 if BOARD_ROMSIZE_KB_1024
333 default 2 if BOARD_ROMSIZE_KB_2048
334 default 3 if BOARD_ROMSIZE_KB_4096
335 default 4 if BOARD_ROMSIZE_KB_8192
336 default 5 if BOARD_ROMSIZE_KB_16384
337 help
338 Typically this is calculated by the ROM size, but there may
339 be situations where you want to put the firmware directory
340 table in a different location.
341 0: 512 KB - 0xFFFA0000
342 1: 1 MB - 0xFFF20000
343 2: 2 MB - 0xFFE20000
344 3: 4 MB - 0xFFC20000
345 4: 8 MB - 0xFF820000
346 5: 16 MB - 0xFF020000
347
348comment "AMD Firmware Directory Table set to location for 512KB ROM"
349 depends on AMD_FWM_POSITION_INDEX = 0
350comment "AMD Firmware Directory Table set to location for 1MB ROM"
351 depends on AMD_FWM_POSITION_INDEX = 1
352comment "AMD Firmware Directory Table set to location for 2MB ROM"
353 depends on AMD_FWM_POSITION_INDEX = 2
354comment "AMD Firmware Directory Table set to location for 4MB ROM"
355 depends on AMD_FWM_POSITION_INDEX = 3
356comment "AMD Firmware Directory Table set to location for 8MB ROM"
357 depends on AMD_FWM_POSITION_INDEX = 4
358comment "AMD Firmware Directory Table set to location for 16MB ROM"
359 depends on AMD_FWM_POSITION_INDEX = 5
360
Marc Jones17431ab2017-11-16 15:26:00 -0700361config DIMM_SPD_SIZE
362 int
363 default 512 # DDR4
364
Marc Jones578a79d2017-12-06 16:27:04 -0700365config RO_REGION_ONLY
366 string
367 depends on CHROMEOS
368 default "apu/amdfw"
369
Chris Ching6fc39d42017-12-20 16:06:03 -0700370config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
371 int
372 default 133
373
Felix Held27b295b2021-03-25 01:20:41 +0100374config DISABLE_KEYBOARD_RESET_PIN
375 bool
376 help
377 Instruct the SoC to not use the state of GPIO_129 as keyboard reset
378 signal. When this pin is used as GPIO and the keyboard reset
379 functionality isn't disabled, configuring it as an output and driving
380 it as 0 will cause a reset.
381
Marshall Dawson68519222019-11-25 11:36:15 -0700382endif # SOC_AMD_STONEYRIDGE