blob: 816fe318c28a84e1033d258f2b56097aad989d0e [file] [log] [blame]
Angel Pons6e5aabd2020-03-23 23:44:42 +01001/* SPDX-License-Identifier: GPL-2.0-only */
Alexandru Gagniucecf2eb42015-09-28 21:39:12 -07002
Felix Held972d9f22022-02-23 16:32:20 +01003#include <arch/hpet.h>
Alexandru Gagniucecf2eb42015-09-28 21:39:12 -07004#include <console/console.h>
5#include <console/usb.h>
Elyes HAOUASc0567292019-04-28 17:57:47 +02006#include <cf9_reset.h>
Alexandru Gagniucecf2eb42015-09-28 21:39:12 -07007#include <string.h>
Nico Huber47bf4982019-11-17 02:58:00 +01008#include <device/device.h>
Elyes HAOUAS921b99e2022-01-26 08:01:08 +01009#include <device/dram/ddr3.h>
Kyösti Mälkkif1b58b72019-03-01 13:43:02 +020010#include <device/pci_ops.h>
Patrick Rudolph5709e032019-03-25 10:12:14 +010011#include <arch/cpu.h>
Alexandru Gagniucecf2eb42015-09-28 21:39:12 -070012#include <cbmem.h>
Alexandru Gagniucecf2eb42015-09-28 21:39:12 -070013#include <cbfs.h>
14#include <ip_checksum.h>
15#include <pc80/mc146818rtc.h>
16#include <device/pci_def.h>
Kyösti Mälkkib697c902019-01-30 08:19:49 +020017#include <lib.h>
Arthur Heymans7539b8c2017-12-24 10:42:57 +010018#include <mrc_cache.h>
Elyes HAOUASa233eb42022-01-26 07:51:28 +010019#include <spd.h>
Elyes HAOUAS62b23c12022-01-26 07:43:51 +010020#include <smbios.h>
Elyes HAOUAS1d6484a2020-07-10 11:18:11 +020021#include <stddef.h>
22#include <stdint.h>
Vladimir Serbinenkoffbb3c02016-02-10 01:36:25 +010023#include <timestamp.h>
Alexandru Gagniucecf2eb42015-09-28 21:39:12 -070024#include "raminit.h"
25#include "pei_data.h"
26#include "sandybridge.h"
Patrick Rudolph5709e032019-03-25 10:12:14 +010027#include "chip.h"
Philipp Deppenwiesefea24292017-10-17 17:02:29 +020028#include <security/vboot/vboot_common.h>
Patrick Georgi27fbbcf2019-04-23 12:33:23 +020029#include <southbridge/intel/bd82x6x/pch.h>
Matt DeVillierff1ef8d2016-12-24 15:36:24 -060030#include <memory_info.h>
Alexandru Gagniucecf2eb42015-09-28 21:39:12 -070031
32/* Management Engine is in the southbridge */
Elyes HAOUAS21b71ce62018-06-16 18:43:52 +020033#include <southbridge/intel/bd82x6x/me.h>
Alexandru Gagniucecf2eb42015-09-28 21:39:12 -070034
35/*
36 * MRC scrambler seed offsets should be reserved in
37 * mainboard cmos.layout and not covered by checksum.
38 */
Julius Wernercd49cce2019-03-05 16:53:33 -080039#if CONFIG(USE_OPTION_TABLE)
Alexandru Gagniucecf2eb42015-09-28 21:39:12 -070040#include "option_table.h"
Angel Pons7c49cb82020-03-16 23:17:32 +010041#define CMOS_OFFSET_MRC_SEED (CMOS_VSTART_mrc_scrambler_seed >> 3)
42#define CMOS_OFFSET_MRC_SEED_S3 (CMOS_VSTART_mrc_scrambler_seed_s3 >> 3)
Alexandru Gagniucecf2eb42015-09-28 21:39:12 -070043#define CMOS_OFFSET_MRC_SEED_CHK (CMOS_VSTART_mrc_scrambler_seed_chk >> 3)
44#else
45#define CMOS_OFFSET_MRC_SEED 152
46#define CMOS_OFFSET_MRC_SEED_S3 156
47#define CMOS_OFFSET_MRC_SEED_CHK 160
48#endif
49
Arthur Heymans7539b8c2017-12-24 10:42:57 +010050#define MRC_CACHE_VERSION 0
51
Arthur Heymans0f89a112022-04-18 17:14:37 +020052static void save_mrc_data(struct pei_data *pei_data)
Alexandru Gagniucecf2eb42015-09-28 21:39:12 -070053{
54 u16 c1, c2, checksum;
Alexandru Gagniucecf2eb42015-09-28 21:39:12 -070055
56 /* Save the MRC S3 restore data to cbmem */
Angel Pons7c49cb82020-03-16 23:17:32 +010057 mrc_cache_stash_data(MRC_TRAINING_DATA, MRC_CACHE_VERSION, pei_data->mrc_output,
Arthur Heymans7539b8c2017-12-24 10:42:57 +010058 pei_data->mrc_output_len);
Alexandru Gagniucecf2eb42015-09-28 21:39:12 -070059
60 /* Save the MRC seed values to CMOS */
Kyösti Mälkki28791072020-01-04 12:58:53 +020061 cmos_write32(pei_data->scrambler_seed, CMOS_OFFSET_MRC_SEED);
Alexandru Gagniucecf2eb42015-09-28 21:39:12 -070062 printk(BIOS_DEBUG, "Save scrambler seed 0x%08x to CMOS 0x%02x\n",
63 pei_data->scrambler_seed, CMOS_OFFSET_MRC_SEED);
64
Kyösti Mälkki28791072020-01-04 12:58:53 +020065 cmos_write32(pei_data->scrambler_seed_s3, CMOS_OFFSET_MRC_SEED_S3);
Alexandru Gagniucecf2eb42015-09-28 21:39:12 -070066 printk(BIOS_DEBUG, "Save s3 scrambler seed 0x%08x to CMOS 0x%02x\n",
67 pei_data->scrambler_seed_s3, CMOS_OFFSET_MRC_SEED_S3);
68
69 /* Save a simple checksum of the seed values */
Angel Pons7c49cb82020-03-16 23:17:32 +010070 c1 = compute_ip_checksum((u8 *)&pei_data->scrambler_seed, sizeof(u32));
71 c2 = compute_ip_checksum((u8 *)&pei_data->scrambler_seed_s3, sizeof(u32));
Alexandru Gagniucecf2eb42015-09-28 21:39:12 -070072 checksum = add_ip_checksums(sizeof(u32), c1, c2);
73
Angel Pons7c49cb82020-03-16 23:17:32 +010074 cmos_write((checksum >> 0) & 0xff, CMOS_OFFSET_MRC_SEED_CHK);
75 cmos_write((checksum >> 8) & 0xff, CMOS_OFFSET_MRC_SEED_CHK + 1);
Alexandru Gagniucecf2eb42015-09-28 21:39:12 -070076}
77
78static void prepare_mrc_cache(struct pei_data *pei_data)
79{
Alexandru Gagniucecf2eb42015-09-28 21:39:12 -070080 u16 c1, c2, checksum, seed_checksum;
Shelley Chenad9cd682020-07-23 16:10:52 -070081 size_t mrc_size;
Alexandru Gagniucecf2eb42015-09-28 21:39:12 -070082
Angel Pons7c49cb82020-03-16 23:17:32 +010083 /* Preset just in case there is an error */
Alexandru Gagniucecf2eb42015-09-28 21:39:12 -070084 pei_data->mrc_input = NULL;
85 pei_data->mrc_input_len = 0;
86
87 /* Read scrambler seeds from CMOS */
88 pei_data->scrambler_seed = cmos_read32(CMOS_OFFSET_MRC_SEED);
89 printk(BIOS_DEBUG, "Read scrambler seed 0x%08x from CMOS 0x%02x\n",
90 pei_data->scrambler_seed, CMOS_OFFSET_MRC_SEED);
91
92 pei_data->scrambler_seed_s3 = cmos_read32(CMOS_OFFSET_MRC_SEED_S3);
93 printk(BIOS_DEBUG, "Read S3 scrambler seed 0x%08x from CMOS 0x%02x\n",
94 pei_data->scrambler_seed_s3, CMOS_OFFSET_MRC_SEED_S3);
95
96 /* Compute seed checksum and compare */
Angel Pons7c49cb82020-03-16 23:17:32 +010097 c1 = compute_ip_checksum((u8 *)&pei_data->scrambler_seed, sizeof(u32));
98 c2 = compute_ip_checksum((u8 *)&pei_data->scrambler_seed_s3, sizeof(u32));
Alexandru Gagniucecf2eb42015-09-28 21:39:12 -070099 checksum = add_ip_checksums(sizeof(u32), c1, c2);
100
Angel Pons7c49cb82020-03-16 23:17:32 +0100101 seed_checksum = cmos_read(CMOS_OFFSET_MRC_SEED_CHK);
102 seed_checksum |= cmos_read(CMOS_OFFSET_MRC_SEED_CHK + 1) << 8;
Alexandru Gagniucecf2eb42015-09-28 21:39:12 -0700103
104 if (checksum != seed_checksum) {
105 printk(BIOS_ERR, "%s: invalid seed checksum\n", __func__);
106 pei_data->scrambler_seed = 0;
107 pei_data->scrambler_seed_s3 = 0;
108 return;
109 }
110
Shelley Chenad9cd682020-07-23 16:10:52 -0700111 pei_data->mrc_input = mrc_cache_current_mmap_leak(MRC_TRAINING_DATA,
112 MRC_CACHE_VERSION,
113 &mrc_size);
Elyes Haouas5e6b0f02022-09-13 09:55:49 +0200114 if (!pei_data->mrc_input) {
Angel Pons7c49cb82020-03-16 23:17:32 +0100115 /* Error message printed in find_current_mrc_cache */
Alexandru Gagniucecf2eb42015-09-28 21:39:12 -0700116 return;
117 }
118
Shelley Chenad9cd682020-07-23 16:10:52 -0700119 pei_data->mrc_input_len = mrc_size;
Alexandru Gagniucecf2eb42015-09-28 21:39:12 -0700120
Shelley Chenad9cd682020-07-23 16:10:52 -0700121 printk(BIOS_DEBUG, "%s: at %p, size %zx\n", __func__,
122 pei_data->mrc_input, mrc_size);
Alexandru Gagniucecf2eb42015-09-28 21:39:12 -0700123}
124
Alexandru Gagniucecf2eb42015-09-28 21:39:12 -0700125/**
126 * Find PEI executable in coreboot filesystem and execute it.
127 *
128 * @param pei_data: configuration data for UEFI PEI reference code
129 */
Arthur Heymans0f89a112022-04-18 17:14:37 +0200130static void sdram_initialize(struct pei_data *pei_data)
Alexandru Gagniucecf2eb42015-09-28 21:39:12 -0700131{
Angel Pons7c49cb82020-03-16 23:17:32 +0100132 int (*entry)(struct pei_data *pei_data) __attribute__((regparm(1)));
Alexandru Gagniucecf2eb42015-09-28 21:39:12 -0700133
Alexandru Gagniucecf2eb42015-09-28 21:39:12 -0700134 /* Wait for ME to be ready */
135 intel_early_me_init();
136 intel_early_me_uma_size();
137
138 printk(BIOS_DEBUG, "Starting UEFI PEI System Agent\n");
139
Alexandru Gagniucecf2eb42015-09-28 21:39:12 -0700140 /*
Shelley Chen6615c6e2020-10-27 15:58:31 -0700141 * Always pass in mrc_cache data. The driver will determine
142 * whether to use the data or not.
Alexandru Gagniucecf2eb42015-09-28 21:39:12 -0700143 */
Shelley Chen6615c6e2020-10-27 15:58:31 -0700144 prepare_mrc_cache(pei_data);
Alexandru Gagniucecf2eb42015-09-28 21:39:12 -0700145
146 /* If MRC data is not found we cannot continue S3 resume. */
147 if (pei_data->boot_mode == 2 && !pei_data->mrc_input) {
Elyes HAOUAS3cd43272020-03-05 22:01:17 +0100148 printk(BIOS_DEBUG, "Giving up in %s: No MRC data\n", __func__);
Elyes HAOUASc0567292019-04-28 17:57:47 +0200149 system_reset();
Alexandru Gagniucecf2eb42015-09-28 21:39:12 -0700150 }
151
152 /* Pass console handler in pei_data */
153 pei_data->tx_byte = do_putchar;
154
155 /* Locate and call UEFI System Agent binary. */
Julius Werner834b3ec2020-03-04 16:52:08 -0800156 entry = cbfs_map("mrc.bin", NULL);
Alexandru Gagniucecf2eb42015-09-28 21:39:12 -0700157 if (entry) {
158 int rv;
159 rv = entry (pei_data);
160 if (rv) {
161 switch (rv) {
162 case -1:
163 printk(BIOS_ERR, "PEI version mismatch.\n");
164 break;
165 case -2:
166 printk(BIOS_ERR, "Invalid memory frequency.\n");
167 break;
168 default:
169 printk(BIOS_ERR, "MRC returned %x.\n", rv);
170 }
lilacious40cb3fe2023-06-21 23:24:14 +0200171 die_with_post_code(POSTCODE_INVALID_VENDOR_BINARY,
Keith Shortbb41aba2019-05-16 14:07:43 -0600172 "Nonzero MRC return value.\n");
Alexandru Gagniucecf2eb42015-09-28 21:39:12 -0700173 }
174 } else {
175 die("UEFI PEI System Agent not found.\n");
176 }
177
Alexandru Gagniucecf2eb42015-09-28 21:39:12 -0700178 /* mrc.bin reconfigures USB, so reinit it to have debug */
Julius Wernercd49cce2019-03-05 16:53:33 -0800179 if (CONFIG(USBDEBUG_IN_PRE_RAM))
Kyösti Mälkki63649d22018-12-29 09:40:40 +0200180 usbdebug_hw_init(true);
Alexandru Gagniucecf2eb42015-09-28 21:39:12 -0700181
Angel Pons9f3bc3712020-10-13 23:57:10 +0200182 /* Print the MRC version after executing the UEFI PEI stage */
Angel Pons66780a02021-03-26 13:33:22 +0100183 u32 version = mchbar_read32(MRC_REVISION);
Angel Ponsc1328a62021-06-14 12:43:11 +0200184 printk(BIOS_DEBUG, "MRC Version %u.%u.%u Build %u\n",
Angel Pons7c49cb82020-03-16 23:17:32 +0100185 (version >> 24) & 0xff, (version >> 16) & 0xff,
186 (version >> 8) & 0xff, (version >> 0) & 0xff);
Alexandru Gagniucecf2eb42015-09-28 21:39:12 -0700187
Angel Pons7c49cb82020-03-16 23:17:32 +0100188 /*
189 * Send ME init done for SandyBridge here.
190 * This is done inside the SystemAgent binary on IvyBridge.
191 */
192 if (BASE_REV_SNB == (pci_read_config16(PCI_CPU_DEVICE, PCI_DEVICE_ID) & BASE_REV_MASK))
Alexandru Gagniucecf2eb42015-09-28 21:39:12 -0700193 intel_early_me_init_done(ME_INIT_STATUS_SUCCESS);
194 else
195 intel_early_me_status();
196
Alexandru Gagniucecf2eb42015-09-28 21:39:12 -0700197 report_memory_config();
198}
Vladimir Serbinenkoffbb3c02016-02-10 01:36:25 +0100199
Angel Pons7c49cb82020-03-16 23:17:32 +0100200/*
201 * These are the location and structure of MRC_VAR data in CAR.
202 * The CAR region looks like this:
203 * +------------------+ -> DCACHE_RAM_BASE
204 * | |
205 * | |
206 * | COREBOOT STACK |
207 * | |
208 * | |
209 * +------------------+ -> DCACHE_RAM_BASE + DCACHE_RAM_SIZE
210 * | |
211 * | MRC HEAP |
212 * | size = 0x5000 |
213 * | |
214 * +------------------+
215 * | |
216 * | MRC VAR |
217 * | size = 0x4000 |
218 * | |
219 * +------------------+ -> DACHE_RAM_BASE + DACHE_RAM_SIZE
220 * + DCACHE_RAM_MRC_VAR_SIZE
Arthur Heymans01c83a22019-06-05 13:36:55 +0200221 */
Angel Pons7c49cb82020-03-16 23:17:32 +0100222#define DCACHE_RAM_MRC_VAR_BASE (CONFIG_DCACHE_RAM_BASE + CONFIG_DCACHE_RAM_SIZE \
223 + CONFIG_DCACHE_RAM_MRC_VAR_SIZE - 0x4000)
Kyösti Mälkkib697c902019-01-30 08:19:49 +0200224
225struct mrc_var_data {
226 u32 acpi_timer_flag;
227 u32 pool_used;
228 u32 pool_base;
229 u32 tx_byte;
230 u32 reserved[4];
231} __packed;
232
Patrick Rudolph5709e032019-03-25 10:12:14 +0100233static void northbridge_fill_pei_data(struct pei_data *pei_data)
234{
Angel Ponsd9e58dc2021-01-20 01:22:20 +0100235 pei_data->mchbar = CONFIG_FIXED_MCHBAR_MMIO_BASE;
236 pei_data->dmibar = CONFIG_FIXED_DMIBAR_MMIO_BASE;
237 pei_data->epbar = CONFIG_FIXED_EPBAR_MMIO_BASE;
Shelley Chen4e9bb332021-10-20 15:43:45 -0700238 pei_data->pciexbar = CONFIG_ECAM_MMCONF_BASE_ADDRESS;
Felix Held972d9f22022-02-23 16:32:20 +0100239 pei_data->hpet_address = HPET_BASE_ADDRESS;
Angel Pons7c49cb82020-03-16 23:17:32 +0100240 pei_data->thermalbase = 0xfed08000;
241 pei_data->system_type = !(get_platform_type() == PLATFORM_MOBILE);
242 pei_data->tseg_size = CONFIG_SMM_TSEG_SIZE;
Patrick Rudolph5709e032019-03-25 10:12:14 +0100243
244 if ((cpu_get_cpuid() & 0xffff0) == 0x306a0) {
245 const struct device *dev = pcidev_on_root(1, 0);
246 pei_data->pcie_init = dev && dev->enabled;
247 } else {
248 pei_data->pcie_init = 0;
249 }
250}
251
252static void southbridge_fill_pei_data(struct pei_data *pei_data)
253{
254 const struct device *dev = pcidev_on_root(0x19, 0);
255
Angel Ponsb21bffa2020-07-03 01:02:28 +0200256 pei_data->smbusbar = CONFIG_FIXED_SMBUS_IO_BASE;
Angel Pons7c49cb82020-03-16 23:17:32 +0100257 pei_data->wdbbar = 0x04000000;
258 pei_data->wdbsize = 0x1000;
Angel Pons92717ff2020-09-14 16:22:22 +0200259 pei_data->rcba = (uintptr_t)DEFAULT_RCBA;
Angel Pons7c49cb82020-03-16 23:17:32 +0100260 pei_data->pmbase = DEFAULT_PMBASE;
261 pei_data->gpiobase = DEFAULT_GPIOBASE;
Patrick Rudolph5709e032019-03-25 10:12:14 +0100262 pei_data->gbe_enable = dev && dev->enabled;
263}
264
265static void devicetree_fill_pei_data(struct pei_data *pei_data)
266{
267 const struct northbridge_intel_sandybridge_config *cfg;
268
269 const struct device *dev = pcidev_on_root(0, 0);
270 if (!dev || !dev->chip_info)
271 return;
272
273 cfg = dev->chip_info;
274
275 switch (cfg->max_mem_clock_mhz) {
276 /* MRC only supports fixed numbers of frequencies */
277 default:
278 printk(BIOS_WARNING, "RAMINIT: Limiting DDR3 clock to 800 Mhz\n");
Arthur Heymansfff20212021-03-15 14:56:16 +0100279 __fallthrough;
Patrick Rudolph5709e032019-03-25 10:12:14 +0100280 case 400:
281 pei_data->max_ddr3_freq = 800;
282 break;
283 case 533:
284 pei_data->max_ddr3_freq = 1066;
285 break;
286 case 666:
287 pei_data->max_ddr3_freq = 1333;
288 break;
289 case 800:
290 pei_data->max_ddr3_freq = 1600;
291 break;
292
293 }
294
Angel Pons7c49cb82020-03-16 23:17:32 +0100295 memcpy(pei_data->spd_addresses, cfg->spd_addresses, sizeof(pei_data->spd_addresses));
296 memcpy(pei_data->ts_addresses, cfg->ts_addresses, sizeof(pei_data->ts_addresses));
Patrick Rudolph5709e032019-03-25 10:12:14 +0100297
Angel Pons7c49cb82020-03-16 23:17:32 +0100298 pei_data->ec_present = cfg->ec_present;
Patrick Rudolph5709e032019-03-25 10:12:14 +0100299 pei_data->ddr3lv_support = cfg->ddr3lv_support;
300
301 pei_data->nmode = cfg->nmode;
302 pei_data->ddr_refresh_rate_config = cfg->ddr_refresh_rate_config;
303
304 memcpy(pei_data->usb_port_config, cfg->usb_port_config,
305 sizeof(pei_data->usb_port_config));
306
Angel Pons7c49cb82020-03-16 23:17:32 +0100307 pei_data->usb3.mode = cfg->usb3.mode;
Patrick Rudolph5709e032019-03-25 10:12:14 +0100308 pei_data->usb3.hs_port_switch_mask = cfg->usb3.hs_port_switch_mask;
Angel Pons7c49cb82020-03-16 23:17:32 +0100309 pei_data->usb3.preboot_support = cfg->usb3.preboot_support;
310 pei_data->usb3.xhci_streams = cfg->usb3.xhci_streams;
Patrick Rudolph5709e032019-03-25 10:12:14 +0100311}
312
Nico Huber47bf4982019-11-17 02:58:00 +0100313static void disable_p2p(void)
314{
Angel Pons7c49cb82020-03-16 23:17:32 +0100315 /* Disable PCI-to-PCI bridge early to prevent probing by MRC */
Nico Huber47bf4982019-11-17 02:58:00 +0100316 const struct device *const p2p = pcidev_on_root(0x1e, 0);
317 if (p2p && p2p->enabled)
318 return;
319
320 RCBA32(FD) |= PCH_DISABLE_P2P;
321}
322
Arthur Heymans0f89a112022-04-18 17:14:37 +0200323static void setup_sdram_meminfo(struct pei_data *pei_data);
324
Vladimir Serbinenkoffbb3c02016-02-10 01:36:25 +0100325void perform_raminit(int s3resume)
326{
Vladimir Serbinenkoffbb3c02016-02-10 01:36:25 +0100327 struct pei_data pei_data;
Kyösti Mälkkib697c902019-01-30 08:19:49 +0200328 struct mrc_var_data *mrc_var;
Vladimir Serbinenkoffbb3c02016-02-10 01:36:25 +0100329
330 /* Prepare USB controller early in S3 resume */
Keith Huic5d6af42023-03-20 02:03:47 -0400331 if (s3resume)
Vladimir Serbinenkoffbb3c02016-02-10 01:36:25 +0100332 enable_usb_bar();
333
Patrick Rudolph5709e032019-03-25 10:12:14 +0100334 memset(&pei_data, 0, sizeof(pei_data));
Elyes Haouas24f4e972022-07-13 18:47:27 +0200335 pei_data.pei_version = PEI_VERSION;
Patrick Rudolph5709e032019-03-25 10:12:14 +0100336
337 northbridge_fill_pei_data(&pei_data);
338 southbridge_fill_pei_data(&pei_data);
339 devicetree_fill_pei_data(&pei_data);
Vladimir Serbinenkoffbb3c02016-02-10 01:36:25 +0100340 mainboard_fill_pei_data(&pei_data);
341
342 post_code(0x3a);
Patrick Rudolph59b42552019-05-08 12:44:15 +0200343
Patrick Rudolph5709e032019-03-25 10:12:14 +0100344 /* Fill after mainboard_fill_pei_data as it might provide spd_data */
345 pei_data.dimm_channel0_disabled =
346 (!pei_data.spd_addresses[0] && !pei_data.spd_data[0][0]) +
347 (!pei_data.spd_addresses[1] && !pei_data.spd_data[1][0]) * 2;
348
349 pei_data.dimm_channel1_disabled =
350 (!pei_data.spd_addresses[2] && !pei_data.spd_data[2][0]) +
351 (!pei_data.spd_addresses[3] && !pei_data.spd_data[3][0]) * 2;
352
Patrick Rudolph59b42552019-05-08 12:44:15 +0200353 /* Fix spd_data. MRC only uses spd_data[0] and ignores the other */
354 for (size_t i = 1; i < ARRAY_SIZE(pei_data.spd_data); i++) {
355 if (pei_data.spd_data[i][0] && !pei_data.spd_data[0][0]) {
356 memcpy(pei_data.spd_data[0], pei_data.spd_data[i],
357 sizeof(pei_data.spd_data[0]));
Angel Pons7c49cb82020-03-16 23:17:32 +0100358
Patrick Rudolph59b42552019-05-08 12:44:15 +0200359 } else if (pei_data.spd_data[i][0] && pei_data.spd_data[0][0]) {
360 if (memcmp(pei_data.spd_data[i], pei_data.spd_data[0],
361 sizeof(pei_data.spd_data[0])) != 0)
362 die("Onboard SPDs must match each other");
363 }
364 }
365
Nico Huber47bf4982019-11-17 02:58:00 +0100366 disable_p2p();
367
Vladimir Serbinenkoffbb3c02016-02-10 01:36:25 +0100368 pei_data.boot_mode = s3resume ? 2 : 0;
Jakub Czapigaad6157e2022-02-15 11:50:31 +0100369 timestamp_add_now(TS_INITRAM_START);
Vladimir Serbinenkoffbb3c02016-02-10 01:36:25 +0100370 sdram_initialize(&pei_data);
Jakub Czapigaad6157e2022-02-15 11:50:31 +0100371 timestamp_add_now(TS_INITRAM_END);
Kyösti Mälkkib697c902019-01-30 08:19:49 +0200372
Angel Pons7c49cb82020-03-16 23:17:32 +0100373 /* Sanity check mrc_var location by verifying a known field */
Kyösti Mälkkib697c902019-01-30 08:19:49 +0200374 mrc_var = (void *)DCACHE_RAM_MRC_VAR_BASE;
Kyösti Mälkkib697c902019-01-30 08:19:49 +0200375 if (mrc_var->tx_byte == (uintptr_t)pei_data.tx_byte) {
376 printk(BIOS_DEBUG, "MRC_VAR pool occupied [%08x,%08x]\n",
Angel Pons7c49cb82020-03-16 23:17:32 +0100377 mrc_var->pool_base, mrc_var->pool_base + mrc_var->pool_used);
378
Kyösti Mälkkib697c902019-01-30 08:19:49 +0200379 } else {
380 printk(BIOS_ERR, "Could not parse MRC_VAR data\n");
Felix Held2a29d452021-05-25 19:15:11 +0200381 hexdump(mrc_var, sizeof(*mrc_var));
Kyösti Mälkkib697c902019-01-30 08:19:49 +0200382 }
383
Angel Pons7c49cb82020-03-16 23:17:32 +0100384 const int cbmem_was_initted = !cbmem_recovery(s3resume);
Vladimir Serbinenkoffbb3c02016-02-10 01:36:25 +0100385 if (!s3resume)
386 save_mrc_data(&pei_data);
387
388 if (s3resume && !cbmem_was_initted) {
389 /* Failed S3 resume, reset to come up cleanly */
Elyes HAOUASc0567292019-04-28 17:57:47 +0200390 system_reset();
Vladimir Serbinenkoffbb3c02016-02-10 01:36:25 +0100391 }
Matt DeVillierff1ef8d2016-12-24 15:36:24 -0600392 setup_sdram_meminfo(&pei_data);
393}
394
Arthur Heymans0f89a112022-04-18 17:14:37 +0200395static void setup_sdram_meminfo(struct pei_data *pei_data)
Matt DeVillierff1ef8d2016-12-24 15:36:24 -0600396{
Arthur Heymans55f116a2022-03-24 01:18:02 +0100397 u32 addr_decode_ch[2];
Matt DeVillierff1ef8d2016-12-24 15:36:24 -0600398 struct memory_info *mem_info;
399 struct dimm_info *dimm;
400 int dimm_size;
401 int i;
402 int dimm_cnt = 0;
403
404 mem_info = cbmem_add(CBMEM_ID_MEMINFO, sizeof(struct memory_info));
405 memset(mem_info, 0, sizeof(struct memory_info));
406
Matt DeVillierff1ef8d2016-12-24 15:36:24 -0600407 addr_decode_ch[0] = mchbar_read32(MAD_DIMM_CH0);
408 addr_decode_ch[1] = mchbar_read32(MAD_DIMM_CH1);
409
410 const int refclk = mchbar_read32(MC_BIOS_REQ) & 0x100 ? 100 : 133;
411 const int ddr_frequency = (mchbar_read32(MC_BIOS_DATA) * refclk * 100 * 2 + 50) / 100;
412
413 for (i = 0; i < ARRAY_SIZE(addr_decode_ch); i++) {
414 u32 ch_conf = addr_decode_ch[i];
415
416 /* DIMM-A */
417 dimm_size = ((ch_conf >> 0) & 0xff) * 256;
418 if (dimm_size) {
419 dimm = &mem_info->dimm[dimm_cnt];
420 dimm->dimm_size = dimm_size;
Elyes HAOUAS62b23c12022-01-26 07:43:51 +0100421 dimm->ddr_type = MEMORY_TYPE_DDR3;
Matt DeVillierff1ef8d2016-12-24 15:36:24 -0600422 dimm->ddr_frequency = ddr_frequency;
423 dimm->rank_per_dimm = 1 + ((ch_conf >> 17) & 1);
424 dimm->channel_num = i;
425 dimm->dimm_num = 0;
426 dimm->bank_locator = i * 2;
427 memcpy(dimm->serial, /* bytes 122-125 */
Elyes HAOUAS921b99e2022-01-26 08:01:08 +0100428 &pei_data->spd_data[0][SPD_DIMM_SERIAL_NUM],
429 sizeof(uint8_t) * SPD_DIMM_SERIAL_LEN);
Matt DeVillierff1ef8d2016-12-24 15:36:24 -0600430 memcpy(dimm->module_part_number, /* bytes 128-145 */
Elyes HAOUAS921b99e2022-01-26 08:01:08 +0100431 &pei_data->spd_data[0][SPD_DIMM_PART_NUM],
432 sizeof(uint8_t) * SPD_DIMM_PART_LEN);
Matt DeVillierff1ef8d2016-12-24 15:36:24 -0600433 dimm->mod_id = /* bytes 117/118 */
Elyes HAOUAS921b99e2022-01-26 08:01:08 +0100434 (pei_data->spd_data[0][SPD_DIMM_MOD_ID2] << 8) |
435 (pei_data->spd_data[0][SPD_DIMM_MOD_ID1] & 0xFF);
Elyes Haouasf82e68c2022-12-28 12:33:58 +0100436 dimm->mod_type = SPD_DDR3_DIMM_TYPE_SO_DIMM;
Elyes HAOUAS62b23c12022-01-26 07:43:51 +0100437 dimm->bus_width = MEMORY_BUS_WIDTH_64;
Matt DeVillierff1ef8d2016-12-24 15:36:24 -0600438 dimm_cnt++;
439 }
440 /* DIMM-B */
441 dimm_size = ((ch_conf >> 8) & 0xff) * 256;
442 if (dimm_size) {
443 dimm = &mem_info->dimm[dimm_cnt];
444 dimm->dimm_size = dimm_size;
Elyes HAOUAS62b23c12022-01-26 07:43:51 +0100445 dimm->ddr_type = MEMORY_TYPE_DDR3;
Matt DeVillierff1ef8d2016-12-24 15:36:24 -0600446 dimm->ddr_frequency = ddr_frequency;
447 dimm->rank_per_dimm = 1 + ((ch_conf >> 18) & 1);
448 dimm->channel_num = i;
449 dimm->dimm_num = 1;
450 dimm->bank_locator = i * 2;
451 memcpy(dimm->serial, /* bytes 122-125 */
Elyes HAOUAS921b99e2022-01-26 08:01:08 +0100452 &pei_data->spd_data[0][SPD_DIMM_SERIAL_NUM],
453 sizeof(uint8_t) * SPD_DIMM_SERIAL_LEN);
Matt DeVillierff1ef8d2016-12-24 15:36:24 -0600454 memcpy(dimm->module_part_number, /* bytes 128-145 */
Elyes HAOUAS921b99e2022-01-26 08:01:08 +0100455 &pei_data->spd_data[0][SPD_DIMM_PART_NUM],
456 sizeof(uint8_t) * SPD_DIMM_PART_LEN);
Matt DeVillierff1ef8d2016-12-24 15:36:24 -0600457 dimm->mod_id = /* bytes 117/118 */
Elyes HAOUAS921b99e2022-01-26 08:01:08 +0100458 (pei_data->spd_data[0][SPD_DIMM_MOD_ID2] << 8) |
459 (pei_data->spd_data[0][SPD_DIMM_MOD_ID1] & 0xFF);
Elyes Haouasf82e68c2022-12-28 12:33:58 +0100460 dimm->mod_type = SPD_DDR3_DIMM_TYPE_SO_DIMM;
Elyes HAOUAS62b23c12022-01-26 07:43:51 +0100461 dimm->bus_width = MEMORY_BUS_WIDTH_64;
Matt DeVillierff1ef8d2016-12-24 15:36:24 -0600462 dimm_cnt++;
463 }
464 }
465 mem_info->dimm_cnt = dimm_cnt;
Vladimir Serbinenkoffbb3c02016-02-10 01:36:25 +0100466}