blob: 61f761e117a01f9ee0275bfee8851696f82a5b0d [file] [log] [blame]
Alexandru Gagniucecf2eb42015-09-28 21:39:12 -07001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2011 Google Inc.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; version 2 of the License.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
Alexandru Gagniucecf2eb42015-09-28 21:39:12 -070014 */
15
Stefan Reinauer6a001132017-07-13 02:20:27 +020016#include <compiler.h>
Alexandru Gagniucecf2eb42015-09-28 21:39:12 -070017#include <console/console.h>
18#include <console/usb.h>
19#include <bootmode.h>
20#include <string.h>
21#include <arch/io.h>
22#include <cbmem.h>
23#include <arch/cbfs.h>
24#include <cbfs.h>
25#include <ip_checksum.h>
26#include <pc80/mc146818rtc.h>
27#include <device/pci_def.h>
Arthur Heymans7539b8c2017-12-24 10:42:57 +010028#include <mrc_cache.h>
Alexandru Gagniucecf2eb42015-09-28 21:39:12 -070029#include <halt.h>
Vladimir Serbinenkoffbb3c02016-02-10 01:36:25 +010030#include <timestamp.h>
Alexandru Gagniucecf2eb42015-09-28 21:39:12 -070031#include "raminit.h"
32#include "pei_data.h"
33#include "sandybridge.h"
Philipp Deppenwiesefea24292017-10-17 17:02:29 +020034#include <security/vboot/vboot_common.h>
Alexandru Gagniucecf2eb42015-09-28 21:39:12 -070035
36/* Management Engine is in the southbridge */
37#include "southbridge/intel/bd82x6x/me.h"
38
39/*
40 * MRC scrambler seed offsets should be reserved in
41 * mainboard cmos.layout and not covered by checksum.
42 */
Martin Roth33232602017-06-24 14:48:50 -060043#if IS_ENABLED(CONFIG_USE_OPTION_TABLE)
Alexandru Gagniucecf2eb42015-09-28 21:39:12 -070044#include "option_table.h"
45#define CMOS_OFFSET_MRC_SEED (CMOS_VSTART_mrc_scrambler_seed >> 3)
46#define CMOS_OFFSET_MRC_SEED_S3 (CMOS_VSTART_mrc_scrambler_seed_s3 >> 3)
47#define CMOS_OFFSET_MRC_SEED_CHK (CMOS_VSTART_mrc_scrambler_seed_chk >> 3)
48#else
49#define CMOS_OFFSET_MRC_SEED 152
50#define CMOS_OFFSET_MRC_SEED_S3 156
51#define CMOS_OFFSET_MRC_SEED_CHK 160
52#endif
53
Arthur Heymans7539b8c2017-12-24 10:42:57 +010054#define MRC_CACHE_VERSION 0
55
Alexandru Gagniucecf2eb42015-09-28 21:39:12 -070056void save_mrc_data(struct pei_data *pei_data)
57{
58 u16 c1, c2, checksum;
Alexandru Gagniucecf2eb42015-09-28 21:39:12 -070059
60 /* Save the MRC S3 restore data to cbmem */
Arthur Heymans7539b8c2017-12-24 10:42:57 +010061 mrc_cache_stash_data(MRC_TRAINING_DATA, MRC_CACHE_VERSION,
62 pei_data->mrc_output,
63 pei_data->mrc_output_len);
Alexandru Gagniucecf2eb42015-09-28 21:39:12 -070064
65 /* Save the MRC seed values to CMOS */
66 cmos_write32(CMOS_OFFSET_MRC_SEED, pei_data->scrambler_seed);
67 printk(BIOS_DEBUG, "Save scrambler seed 0x%08x to CMOS 0x%02x\n",
68 pei_data->scrambler_seed, CMOS_OFFSET_MRC_SEED);
69
70 cmos_write32(CMOS_OFFSET_MRC_SEED_S3, pei_data->scrambler_seed_s3);
71 printk(BIOS_DEBUG, "Save s3 scrambler seed 0x%08x to CMOS 0x%02x\n",
72 pei_data->scrambler_seed_s3, CMOS_OFFSET_MRC_SEED_S3);
73
74 /* Save a simple checksum of the seed values */
75 c1 = compute_ip_checksum((u8*)&pei_data->scrambler_seed,
76 sizeof(u32));
77 c2 = compute_ip_checksum((u8*)&pei_data->scrambler_seed_s3,
78 sizeof(u32));
79 checksum = add_ip_checksums(sizeof(u32), c1, c2);
80
81 cmos_write(checksum & 0xff, CMOS_OFFSET_MRC_SEED_CHK);
82 cmos_write((checksum >> 8) & 0xff, CMOS_OFFSET_MRC_SEED_CHK+1);
83}
84
85static void prepare_mrc_cache(struct pei_data *pei_data)
86{
Arthur Heymans7539b8c2017-12-24 10:42:57 +010087 struct region_device rdev;
Alexandru Gagniucecf2eb42015-09-28 21:39:12 -070088 u16 c1, c2, checksum, seed_checksum;
89
90 // preset just in case there is an error
91 pei_data->mrc_input = NULL;
92 pei_data->mrc_input_len = 0;
93
94 /* Read scrambler seeds from CMOS */
95 pei_data->scrambler_seed = cmos_read32(CMOS_OFFSET_MRC_SEED);
96 printk(BIOS_DEBUG, "Read scrambler seed 0x%08x from CMOS 0x%02x\n",
97 pei_data->scrambler_seed, CMOS_OFFSET_MRC_SEED);
98
99 pei_data->scrambler_seed_s3 = cmos_read32(CMOS_OFFSET_MRC_SEED_S3);
100 printk(BIOS_DEBUG, "Read S3 scrambler seed 0x%08x from CMOS 0x%02x\n",
101 pei_data->scrambler_seed_s3, CMOS_OFFSET_MRC_SEED_S3);
102
103 /* Compute seed checksum and compare */
104 c1 = compute_ip_checksum((u8*)&pei_data->scrambler_seed,
105 sizeof(u32));
106 c2 = compute_ip_checksum((u8*)&pei_data->scrambler_seed_s3,
107 sizeof(u32));
108 checksum = add_ip_checksums(sizeof(u32), c1, c2);
109
110 seed_checksum = cmos_read(CMOS_OFFSET_MRC_SEED_CHK);
111 seed_checksum |= cmos_read(CMOS_OFFSET_MRC_SEED_CHK+1) << 8;
112
113 if (checksum != seed_checksum) {
114 printk(BIOS_ERR, "%s: invalid seed checksum\n", __func__);
115 pei_data->scrambler_seed = 0;
116 pei_data->scrambler_seed_s3 = 0;
117 return;
118 }
119
Arthur Heymans7539b8c2017-12-24 10:42:57 +0100120 if (mrc_cache_get_current(MRC_TRAINING_DATA, MRC_CACHE_VERSION,
121 &rdev)) {
Alexandru Gagniucecf2eb42015-09-28 21:39:12 -0700122 /* error message printed in find_current_mrc_cache */
123 return;
124 }
125
Arthur Heymans7539b8c2017-12-24 10:42:57 +0100126 pei_data->mrc_input = rdev_mmap_full(&rdev);
127 pei_data->mrc_input_len = region_device_sz(&rdev);
Alexandru Gagniucecf2eb42015-09-28 21:39:12 -0700128
Arthur Heymans7539b8c2017-12-24 10:42:57 +0100129 printk(BIOS_DEBUG, "%s: at %p, size %x\n",
130 __func__, pei_data->mrc_input, pei_data->mrc_input_len);
Alexandru Gagniucecf2eb42015-09-28 21:39:12 -0700131}
132
133static const char* ecc_decoder[] = {
134 "inactive",
135 "active on IO",
136 "disabled on IO",
137 "active"
138};
139
140/*
141 * Dump in the log memory controller configuration as read from the memory
142 * controller registers.
143 */
144static void report_memory_config(void)
145{
146 u32 addr_decoder_common, addr_decode_ch[2];
147 int i;
148
149 addr_decoder_common = MCHBAR32(0x5000);
150 addr_decode_ch[0] = MCHBAR32(0x5004);
151 addr_decode_ch[1] = MCHBAR32(0x5008);
152
153 printk(BIOS_DEBUG, "memcfg DDR3 clock %d MHz\n",
154 (MCHBAR32(0x5e04) * 13333 * 2 + 50)/100);
155 printk(BIOS_DEBUG, "memcfg channel assignment: A: %d, B % d, C % d\n",
156 addr_decoder_common & 3,
157 (addr_decoder_common >> 2) & 3,
158 (addr_decoder_common >> 4) & 3);
159
160 for (i = 0; i < ARRAY_SIZE(addr_decode_ch); i++) {
161 u32 ch_conf = addr_decode_ch[i];
162 printk(BIOS_DEBUG, "memcfg channel[%d] config (%8.8x):\n",
163 i, ch_conf);
164 printk(BIOS_DEBUG, " ECC %s\n",
165 ecc_decoder[(ch_conf >> 24) & 3]);
166 printk(BIOS_DEBUG, " enhanced interleave mode %s\n",
167 ((ch_conf >> 22) & 1) ? "on" : "off");
168 printk(BIOS_DEBUG, " rank interleave %s\n",
169 ((ch_conf >> 21) & 1) ? "on" : "off");
170 printk(BIOS_DEBUG, " DIMMA %d MB width x%d %s rank%s\n",
171 ((ch_conf >> 0) & 0xff) * 256,
172 ((ch_conf >> 19) & 1) ? 16 : 8,
173 ((ch_conf >> 17) & 1) ? "dual" : "single",
174 ((ch_conf >> 16) & 1) ? "" : ", selected");
175 printk(BIOS_DEBUG, " DIMMB %d MB width x%d %s rank%s\n",
176 ((ch_conf >> 8) & 0xff) * 256,
177 ((ch_conf >> 20) & 1) ? 16 : 8,
178 ((ch_conf >> 18) & 1) ? "dual" : "single",
179 ((ch_conf >> 16) & 1) ? ", selected" : "");
180 }
181}
182
Alexandru Gagniucecf2eb42015-09-28 21:39:12 -0700183/**
184 * Find PEI executable in coreboot filesystem and execute it.
185 *
186 * @param pei_data: configuration data for UEFI PEI reference code
187 */
188void sdram_initialize(struct pei_data *pei_data)
189{
190 struct sys_info sysinfo;
Stefan Reinauer6a001132017-07-13 02:20:27 +0200191 int (*entry) (struct pei_data *pei_data) __attribute__((regparm(1)));
Alexandru Gagniucecf2eb42015-09-28 21:39:12 -0700192
193 report_platform_info();
194
195 /* Wait for ME to be ready */
196 intel_early_me_init();
197 intel_early_me_uma_size();
198
199 printk(BIOS_DEBUG, "Starting UEFI PEI System Agent\n");
200
201 memset(&sysinfo, 0, sizeof(sysinfo));
202
203 sysinfo.boot_path = pei_data->boot_mode;
204
205 /*
206 * Do not pass MRC data in for recovery mode boot,
207 * Always pass it in for S3 resume.
208 */
Furquan Shaikh0325dc62016-07-25 13:02:36 -0700209 if (!vboot_recovery_mode_enabled() || pei_data->boot_mode == 2)
Alexandru Gagniucecf2eb42015-09-28 21:39:12 -0700210 prepare_mrc_cache(pei_data);
211
212 /* If MRC data is not found we cannot continue S3 resume. */
213 if (pei_data->boot_mode == 2 && !pei_data->mrc_input) {
214 printk(BIOS_DEBUG, "Giving up in sdram_initialize: No MRC data\n");
215 outb(0x6, 0xcf9);
216 halt();
217 }
218
219 /* Pass console handler in pei_data */
220 pei_data->tx_byte = do_putchar;
221
222 /* Locate and call UEFI System Agent binary. */
223 entry = cbfs_boot_map_with_leak("mrc.bin", CBFS_TYPE_MRC, NULL);
224 if (entry) {
225 int rv;
226 rv = entry (pei_data);
227 if (rv) {
228 switch (rv) {
229 case -1:
230 printk(BIOS_ERR, "PEI version mismatch.\n");
231 break;
232 case -2:
233 printk(BIOS_ERR, "Invalid memory frequency.\n");
234 break;
235 default:
236 printk(BIOS_ERR, "MRC returned %x.\n", rv);
237 }
238 die("Nonzero MRC return value.\n");
239 }
240 } else {
241 die("UEFI PEI System Agent not found.\n");
242 }
243
Martin Roth33232602017-06-24 14:48:50 -0600244#if IS_ENABLED(CONFIG_USBDEBUG_IN_ROMSTAGE)
Alexandru Gagniucecf2eb42015-09-28 21:39:12 -0700245 /* mrc.bin reconfigures USB, so reinit it to have debug */
246 usbdebug_init();
247#endif
248
249 /* For reference print the System Agent version
250 * after executing the UEFI PEI stage.
251 */
252 u32 version = MCHBAR32(0x5034);
253 printk(BIOS_DEBUG, "System Agent Version %d.%d.%d Build %d\n",
254 version >> 24 , (version >> 16) & 0xff,
255 (version >> 8) & 0xff, version & 0xff);
256
257 /* Send ME init done for SandyBridge here. This is done
258 * inside the SystemAgent binary on IvyBridge. */
259 if (BASE_REV_SNB ==
260 (pci_read_config16(PCI_CPU_DEVICE, PCI_DEVICE_ID) & BASE_REV_MASK))
261 intel_early_me_init_done(ME_INIT_STATUS_SUCCESS);
262 else
263 intel_early_me_status();
264
Alexandru Gagniucecf2eb42015-09-28 21:39:12 -0700265 report_memory_config();
266}
Vladimir Serbinenkoffbb3c02016-02-10 01:36:25 +0100267
268void perform_raminit(int s3resume)
269{
270 int cbmem_was_initted;
271 struct pei_data pei_data;
272
273 /* Prepare USB controller early in S3 resume */
274 if (!mainboard_should_reset_usb(s3resume))
275 enable_usb_bar();
276
277 mainboard_fill_pei_data(&pei_data);
278
279 post_code(0x3a);
280 pei_data.boot_mode = s3resume ? 2 : 0;
281 timestamp_add_now(TS_BEFORE_INITRAM);
282 sdram_initialize(&pei_data);
283 cbmem_was_initted = !cbmem_recovery(s3resume);
284 if (!s3resume)
285 save_mrc_data(&pei_data);
286
287 if (s3resume && !cbmem_was_initted) {
288 /* Failed S3 resume, reset to come up cleanly */
289 outb(0x6, 0xcf9);
290 halt();
291 }
292}