blob: 8b5619cfb330d8fca2e38aacec668cbffd9e4a7a [file] [log] [blame]
Angel Pons6e5aabd2020-03-23 23:44:42 +01001/* SPDX-License-Identifier: GPL-2.0-only */
Alexandru Gagniucecf2eb42015-09-28 21:39:12 -07002
3#include <console/console.h>
4#include <console/usb.h>
Elyes HAOUASc0567292019-04-28 17:57:47 +02005#include <cf9_reset.h>
Alexandru Gagniucecf2eb42015-09-28 21:39:12 -07006#include <string.h>
Nico Huber47bf4982019-11-17 02:58:00 +01007#include <device/device.h>
Elyes HAOUAS921b99e2022-01-26 08:01:08 +01008#include <device/dram/ddr3.h>
Kyösti Mälkkif1b58b72019-03-01 13:43:02 +02009#include <device/pci_ops.h>
Patrick Rudolph5709e032019-03-25 10:12:14 +010010#include <arch/cpu.h>
Alexandru Gagniucecf2eb42015-09-28 21:39:12 -070011#include <cbmem.h>
Alexandru Gagniucecf2eb42015-09-28 21:39:12 -070012#include <cbfs.h>
13#include <ip_checksum.h>
14#include <pc80/mc146818rtc.h>
15#include <device/pci_def.h>
Kyösti Mälkkib697c902019-01-30 08:19:49 +020016#include <lib.h>
Arthur Heymans7539b8c2017-12-24 10:42:57 +010017#include <mrc_cache.h>
Elyes HAOUASa233eb42022-01-26 07:51:28 +010018#include <spd.h>
Elyes HAOUAS62b23c12022-01-26 07:43:51 +010019#include <smbios.h>
Elyes HAOUAS1d6484a2020-07-10 11:18:11 +020020#include <stddef.h>
21#include <stdint.h>
Vladimir Serbinenkoffbb3c02016-02-10 01:36:25 +010022#include <timestamp.h>
Alexandru Gagniucecf2eb42015-09-28 21:39:12 -070023#include "raminit.h"
24#include "pei_data.h"
25#include "sandybridge.h"
Patrick Rudolph5709e032019-03-25 10:12:14 +010026#include "chip.h"
Philipp Deppenwiesefea24292017-10-17 17:02:29 +020027#include <security/vboot/vboot_common.h>
Patrick Georgi27fbbcf2019-04-23 12:33:23 +020028#include <southbridge/intel/bd82x6x/pch.h>
Matt DeVillierff1ef8d2016-12-24 15:36:24 -060029#include <memory_info.h>
Alexandru Gagniucecf2eb42015-09-28 21:39:12 -070030
31/* Management Engine is in the southbridge */
Elyes HAOUAS21b71ce62018-06-16 18:43:52 +020032#include <southbridge/intel/bd82x6x/me.h>
Alexandru Gagniucecf2eb42015-09-28 21:39:12 -070033
34/*
35 * MRC scrambler seed offsets should be reserved in
36 * mainboard cmos.layout and not covered by checksum.
37 */
Julius Wernercd49cce2019-03-05 16:53:33 -080038#if CONFIG(USE_OPTION_TABLE)
Alexandru Gagniucecf2eb42015-09-28 21:39:12 -070039#include "option_table.h"
Angel Pons7c49cb82020-03-16 23:17:32 +010040#define CMOS_OFFSET_MRC_SEED (CMOS_VSTART_mrc_scrambler_seed >> 3)
41#define CMOS_OFFSET_MRC_SEED_S3 (CMOS_VSTART_mrc_scrambler_seed_s3 >> 3)
Alexandru Gagniucecf2eb42015-09-28 21:39:12 -070042#define CMOS_OFFSET_MRC_SEED_CHK (CMOS_VSTART_mrc_scrambler_seed_chk >> 3)
43#else
44#define CMOS_OFFSET_MRC_SEED 152
45#define CMOS_OFFSET_MRC_SEED_S3 156
46#define CMOS_OFFSET_MRC_SEED_CHK 160
47#endif
48
Arthur Heymans7539b8c2017-12-24 10:42:57 +010049#define MRC_CACHE_VERSION 0
50
Alexandru Gagniucecf2eb42015-09-28 21:39:12 -070051void save_mrc_data(struct pei_data *pei_data)
52{
53 u16 c1, c2, checksum;
Alexandru Gagniucecf2eb42015-09-28 21:39:12 -070054
55 /* Save the MRC S3 restore data to cbmem */
Angel Pons7c49cb82020-03-16 23:17:32 +010056 mrc_cache_stash_data(MRC_TRAINING_DATA, MRC_CACHE_VERSION, pei_data->mrc_output,
Arthur Heymans7539b8c2017-12-24 10:42:57 +010057 pei_data->mrc_output_len);
Alexandru Gagniucecf2eb42015-09-28 21:39:12 -070058
59 /* Save the MRC seed values to CMOS */
Kyösti Mälkki28791072020-01-04 12:58:53 +020060 cmos_write32(pei_data->scrambler_seed, CMOS_OFFSET_MRC_SEED);
Alexandru Gagniucecf2eb42015-09-28 21:39:12 -070061 printk(BIOS_DEBUG, "Save scrambler seed 0x%08x to CMOS 0x%02x\n",
62 pei_data->scrambler_seed, CMOS_OFFSET_MRC_SEED);
63
Kyösti Mälkki28791072020-01-04 12:58:53 +020064 cmos_write32(pei_data->scrambler_seed_s3, CMOS_OFFSET_MRC_SEED_S3);
Alexandru Gagniucecf2eb42015-09-28 21:39:12 -070065 printk(BIOS_DEBUG, "Save s3 scrambler seed 0x%08x to CMOS 0x%02x\n",
66 pei_data->scrambler_seed_s3, CMOS_OFFSET_MRC_SEED_S3);
67
68 /* Save a simple checksum of the seed values */
Angel Pons7c49cb82020-03-16 23:17:32 +010069 c1 = compute_ip_checksum((u8 *)&pei_data->scrambler_seed, sizeof(u32));
70 c2 = compute_ip_checksum((u8 *)&pei_data->scrambler_seed_s3, sizeof(u32));
Alexandru Gagniucecf2eb42015-09-28 21:39:12 -070071 checksum = add_ip_checksums(sizeof(u32), c1, c2);
72
Angel Pons7c49cb82020-03-16 23:17:32 +010073 cmos_write((checksum >> 0) & 0xff, CMOS_OFFSET_MRC_SEED_CHK);
74 cmos_write((checksum >> 8) & 0xff, CMOS_OFFSET_MRC_SEED_CHK + 1);
Alexandru Gagniucecf2eb42015-09-28 21:39:12 -070075}
76
77static void prepare_mrc_cache(struct pei_data *pei_data)
78{
Alexandru Gagniucecf2eb42015-09-28 21:39:12 -070079 u16 c1, c2, checksum, seed_checksum;
Shelley Chenad9cd682020-07-23 16:10:52 -070080 size_t mrc_size;
Alexandru Gagniucecf2eb42015-09-28 21:39:12 -070081
Angel Pons7c49cb82020-03-16 23:17:32 +010082 /* Preset just in case there is an error */
Alexandru Gagniucecf2eb42015-09-28 21:39:12 -070083 pei_data->mrc_input = NULL;
84 pei_data->mrc_input_len = 0;
85
86 /* Read scrambler seeds from CMOS */
87 pei_data->scrambler_seed = cmos_read32(CMOS_OFFSET_MRC_SEED);
88 printk(BIOS_DEBUG, "Read scrambler seed 0x%08x from CMOS 0x%02x\n",
89 pei_data->scrambler_seed, CMOS_OFFSET_MRC_SEED);
90
91 pei_data->scrambler_seed_s3 = cmos_read32(CMOS_OFFSET_MRC_SEED_S3);
92 printk(BIOS_DEBUG, "Read S3 scrambler seed 0x%08x from CMOS 0x%02x\n",
93 pei_data->scrambler_seed_s3, CMOS_OFFSET_MRC_SEED_S3);
94
95 /* Compute seed checksum and compare */
Angel Pons7c49cb82020-03-16 23:17:32 +010096 c1 = compute_ip_checksum((u8 *)&pei_data->scrambler_seed, sizeof(u32));
97 c2 = compute_ip_checksum((u8 *)&pei_data->scrambler_seed_s3, sizeof(u32));
Alexandru Gagniucecf2eb42015-09-28 21:39:12 -070098 checksum = add_ip_checksums(sizeof(u32), c1, c2);
99
Angel Pons7c49cb82020-03-16 23:17:32 +0100100 seed_checksum = cmos_read(CMOS_OFFSET_MRC_SEED_CHK);
101 seed_checksum |= cmos_read(CMOS_OFFSET_MRC_SEED_CHK + 1) << 8;
Alexandru Gagniucecf2eb42015-09-28 21:39:12 -0700102
103 if (checksum != seed_checksum) {
104 printk(BIOS_ERR, "%s: invalid seed checksum\n", __func__);
105 pei_data->scrambler_seed = 0;
106 pei_data->scrambler_seed_s3 = 0;
107 return;
108 }
109
Shelley Chenad9cd682020-07-23 16:10:52 -0700110 pei_data->mrc_input = mrc_cache_current_mmap_leak(MRC_TRAINING_DATA,
111 MRC_CACHE_VERSION,
112 &mrc_size);
113 if (pei_data->mrc_input == NULL) {
Angel Pons7c49cb82020-03-16 23:17:32 +0100114 /* Error message printed in find_current_mrc_cache */
Alexandru Gagniucecf2eb42015-09-28 21:39:12 -0700115 return;
116 }
117
Shelley Chenad9cd682020-07-23 16:10:52 -0700118 pei_data->mrc_input_len = mrc_size;
Alexandru Gagniucecf2eb42015-09-28 21:39:12 -0700119
Shelley Chenad9cd682020-07-23 16:10:52 -0700120 printk(BIOS_DEBUG, "%s: at %p, size %zx\n", __func__,
121 pei_data->mrc_input, mrc_size);
Alexandru Gagniucecf2eb42015-09-28 21:39:12 -0700122}
123
Alexandru Gagniucecf2eb42015-09-28 21:39:12 -0700124/**
125 * Find PEI executable in coreboot filesystem and execute it.
126 *
127 * @param pei_data: configuration data for UEFI PEI reference code
128 */
129void sdram_initialize(struct pei_data *pei_data)
130{
Angel Pons7c49cb82020-03-16 23:17:32 +0100131 int (*entry)(struct pei_data *pei_data) __attribute__((regparm(1)));
Alexandru Gagniucecf2eb42015-09-28 21:39:12 -0700132
Alexandru Gagniucecf2eb42015-09-28 21:39:12 -0700133 /* Wait for ME to be ready */
134 intel_early_me_init();
135 intel_early_me_uma_size();
136
137 printk(BIOS_DEBUG, "Starting UEFI PEI System Agent\n");
138
Alexandru Gagniucecf2eb42015-09-28 21:39:12 -0700139 /*
Shelley Chen6615c6e2020-10-27 15:58:31 -0700140 * Always pass in mrc_cache data. The driver will determine
141 * whether to use the data or not.
Alexandru Gagniucecf2eb42015-09-28 21:39:12 -0700142 */
Shelley Chen6615c6e2020-10-27 15:58:31 -0700143 prepare_mrc_cache(pei_data);
Alexandru Gagniucecf2eb42015-09-28 21:39:12 -0700144
145 /* If MRC data is not found we cannot continue S3 resume. */
146 if (pei_data->boot_mode == 2 && !pei_data->mrc_input) {
Elyes HAOUAS3cd43272020-03-05 22:01:17 +0100147 printk(BIOS_DEBUG, "Giving up in %s: No MRC data\n", __func__);
Elyes HAOUASc0567292019-04-28 17:57:47 +0200148 system_reset();
Alexandru Gagniucecf2eb42015-09-28 21:39:12 -0700149 }
150
151 /* Pass console handler in pei_data */
152 pei_data->tx_byte = do_putchar;
153
154 /* Locate and call UEFI System Agent binary. */
Julius Werner834b3ec2020-03-04 16:52:08 -0800155 entry = cbfs_map("mrc.bin", NULL);
Alexandru Gagniucecf2eb42015-09-28 21:39:12 -0700156 if (entry) {
157 int rv;
158 rv = entry (pei_data);
159 if (rv) {
160 switch (rv) {
161 case -1:
162 printk(BIOS_ERR, "PEI version mismatch.\n");
163 break;
164 case -2:
165 printk(BIOS_ERR, "Invalid memory frequency.\n");
166 break;
167 default:
168 printk(BIOS_ERR, "MRC returned %x.\n", rv);
169 }
Keith Shortbb41aba2019-05-16 14:07:43 -0600170 die_with_post_code(POST_INVALID_VENDOR_BINARY,
171 "Nonzero MRC return value.\n");
Alexandru Gagniucecf2eb42015-09-28 21:39:12 -0700172 }
173 } else {
174 die("UEFI PEI System Agent not found.\n");
175 }
176
Alexandru Gagniucecf2eb42015-09-28 21:39:12 -0700177 /* mrc.bin reconfigures USB, so reinit it to have debug */
Julius Wernercd49cce2019-03-05 16:53:33 -0800178 if (CONFIG(USBDEBUG_IN_PRE_RAM))
Kyösti Mälkki63649d22018-12-29 09:40:40 +0200179 usbdebug_hw_init(true);
Alexandru Gagniucecf2eb42015-09-28 21:39:12 -0700180
Angel Pons9f3bc3712020-10-13 23:57:10 +0200181 /* Print the MRC version after executing the UEFI PEI stage */
Angel Pons66780a02021-03-26 13:33:22 +0100182 u32 version = mchbar_read32(MRC_REVISION);
Angel Ponsc1328a62021-06-14 12:43:11 +0200183 printk(BIOS_DEBUG, "MRC Version %u.%u.%u Build %u\n",
Angel Pons7c49cb82020-03-16 23:17:32 +0100184 (version >> 24) & 0xff, (version >> 16) & 0xff,
185 (version >> 8) & 0xff, (version >> 0) & 0xff);
Alexandru Gagniucecf2eb42015-09-28 21:39:12 -0700186
Angel Pons7c49cb82020-03-16 23:17:32 +0100187 /*
188 * Send ME init done for SandyBridge here.
189 * This is done inside the SystemAgent binary on IvyBridge.
190 */
191 if (BASE_REV_SNB == (pci_read_config16(PCI_CPU_DEVICE, PCI_DEVICE_ID) & BASE_REV_MASK))
Alexandru Gagniucecf2eb42015-09-28 21:39:12 -0700192 intel_early_me_init_done(ME_INIT_STATUS_SUCCESS);
193 else
194 intel_early_me_status();
195
Alexandru Gagniucecf2eb42015-09-28 21:39:12 -0700196 report_memory_config();
197}
Vladimir Serbinenkoffbb3c02016-02-10 01:36:25 +0100198
Angel Pons7c49cb82020-03-16 23:17:32 +0100199/*
200 * These are the location and structure of MRC_VAR data in CAR.
201 * The CAR region looks like this:
202 * +------------------+ -> DCACHE_RAM_BASE
203 * | |
204 * | |
205 * | COREBOOT STACK |
206 * | |
207 * | |
208 * +------------------+ -> DCACHE_RAM_BASE + DCACHE_RAM_SIZE
209 * | |
210 * | MRC HEAP |
211 * | size = 0x5000 |
212 * | |
213 * +------------------+
214 * | |
215 * | MRC VAR |
216 * | size = 0x4000 |
217 * | |
218 * +------------------+ -> DACHE_RAM_BASE + DACHE_RAM_SIZE
219 * + DCACHE_RAM_MRC_VAR_SIZE
Arthur Heymans01c83a22019-06-05 13:36:55 +0200220 */
Angel Pons7c49cb82020-03-16 23:17:32 +0100221#define DCACHE_RAM_MRC_VAR_BASE (CONFIG_DCACHE_RAM_BASE + CONFIG_DCACHE_RAM_SIZE \
222 + CONFIG_DCACHE_RAM_MRC_VAR_SIZE - 0x4000)
Kyösti Mälkkib697c902019-01-30 08:19:49 +0200223
224struct mrc_var_data {
225 u32 acpi_timer_flag;
226 u32 pool_used;
227 u32 pool_base;
228 u32 tx_byte;
229 u32 reserved[4];
230} __packed;
231
Patrick Rudolph5709e032019-03-25 10:12:14 +0100232static void northbridge_fill_pei_data(struct pei_data *pei_data)
233{
Angel Ponsd9e58dc2021-01-20 01:22:20 +0100234 pei_data->mchbar = CONFIG_FIXED_MCHBAR_MMIO_BASE;
235 pei_data->dmibar = CONFIG_FIXED_DMIBAR_MMIO_BASE;
236 pei_data->epbar = CONFIG_FIXED_EPBAR_MMIO_BASE;
Shelley Chen4e9bb332021-10-20 15:43:45 -0700237 pei_data->pciexbar = CONFIG_ECAM_MMCONF_BASE_ADDRESS;
Patrick Rudolph5709e032019-03-25 10:12:14 +0100238 pei_data->hpet_address = CONFIG_HPET_ADDRESS;
Angel Pons7c49cb82020-03-16 23:17:32 +0100239 pei_data->thermalbase = 0xfed08000;
240 pei_data->system_type = !(get_platform_type() == PLATFORM_MOBILE);
241 pei_data->tseg_size = CONFIG_SMM_TSEG_SIZE;
Patrick Rudolph5709e032019-03-25 10:12:14 +0100242
243 if ((cpu_get_cpuid() & 0xffff0) == 0x306a0) {
244 const struct device *dev = pcidev_on_root(1, 0);
245 pei_data->pcie_init = dev && dev->enabled;
246 } else {
247 pei_data->pcie_init = 0;
248 }
249}
250
251static void southbridge_fill_pei_data(struct pei_data *pei_data)
252{
253 const struct device *dev = pcidev_on_root(0x19, 0);
254
Angel Ponsb21bffa2020-07-03 01:02:28 +0200255 pei_data->smbusbar = CONFIG_FIXED_SMBUS_IO_BASE;
Angel Pons7c49cb82020-03-16 23:17:32 +0100256 pei_data->wdbbar = 0x04000000;
257 pei_data->wdbsize = 0x1000;
Angel Pons92717ff2020-09-14 16:22:22 +0200258 pei_data->rcba = (uintptr_t)DEFAULT_RCBA;
Angel Pons7c49cb82020-03-16 23:17:32 +0100259 pei_data->pmbase = DEFAULT_PMBASE;
260 pei_data->gpiobase = DEFAULT_GPIOBASE;
Patrick Rudolph5709e032019-03-25 10:12:14 +0100261 pei_data->gbe_enable = dev && dev->enabled;
262}
263
264static void devicetree_fill_pei_data(struct pei_data *pei_data)
265{
266 const struct northbridge_intel_sandybridge_config *cfg;
267
268 const struct device *dev = pcidev_on_root(0, 0);
269 if (!dev || !dev->chip_info)
270 return;
271
272 cfg = dev->chip_info;
273
274 switch (cfg->max_mem_clock_mhz) {
275 /* MRC only supports fixed numbers of frequencies */
276 default:
277 printk(BIOS_WARNING, "RAMINIT: Limiting DDR3 clock to 800 Mhz\n");
278 /* fallthrough */
279 case 400:
280 pei_data->max_ddr3_freq = 800;
281 break;
282 case 533:
283 pei_data->max_ddr3_freq = 1066;
284 break;
285 case 666:
286 pei_data->max_ddr3_freq = 1333;
287 break;
288 case 800:
289 pei_data->max_ddr3_freq = 1600;
290 break;
291
292 }
293
Angel Pons7c49cb82020-03-16 23:17:32 +0100294 memcpy(pei_data->spd_addresses, cfg->spd_addresses, sizeof(pei_data->spd_addresses));
295 memcpy(pei_data->ts_addresses, cfg->ts_addresses, sizeof(pei_data->ts_addresses));
Patrick Rudolph5709e032019-03-25 10:12:14 +0100296
Angel Pons7c49cb82020-03-16 23:17:32 +0100297 pei_data->ec_present = cfg->ec_present;
Patrick Rudolph5709e032019-03-25 10:12:14 +0100298 pei_data->ddr3lv_support = cfg->ddr3lv_support;
299
300 pei_data->nmode = cfg->nmode;
301 pei_data->ddr_refresh_rate_config = cfg->ddr_refresh_rate_config;
302
303 memcpy(pei_data->usb_port_config, cfg->usb_port_config,
304 sizeof(pei_data->usb_port_config));
305
Angel Pons7c49cb82020-03-16 23:17:32 +0100306 pei_data->usb3.mode = cfg->usb3.mode;
Patrick Rudolph5709e032019-03-25 10:12:14 +0100307 pei_data->usb3.hs_port_switch_mask = cfg->usb3.hs_port_switch_mask;
Angel Pons7c49cb82020-03-16 23:17:32 +0100308 pei_data->usb3.preboot_support = cfg->usb3.preboot_support;
309 pei_data->usb3.xhci_streams = cfg->usb3.xhci_streams;
Patrick Rudolph5709e032019-03-25 10:12:14 +0100310}
311
Nico Huber47bf4982019-11-17 02:58:00 +0100312static void disable_p2p(void)
313{
Angel Pons7c49cb82020-03-16 23:17:32 +0100314 /* Disable PCI-to-PCI bridge early to prevent probing by MRC */
Nico Huber47bf4982019-11-17 02:58:00 +0100315 const struct device *const p2p = pcidev_on_root(0x1e, 0);
316 if (p2p && p2p->enabled)
317 return;
318
319 RCBA32(FD) |= PCH_DISABLE_P2P;
320}
321
Vladimir Serbinenkoffbb3c02016-02-10 01:36:25 +0100322void perform_raminit(int s3resume)
323{
Vladimir Serbinenkoffbb3c02016-02-10 01:36:25 +0100324 struct pei_data pei_data;
Kyösti Mälkkib697c902019-01-30 08:19:49 +0200325 struct mrc_var_data *mrc_var;
Vladimir Serbinenkoffbb3c02016-02-10 01:36:25 +0100326
327 /* Prepare USB controller early in S3 resume */
328 if (!mainboard_should_reset_usb(s3resume))
329 enable_usb_bar();
330
Patrick Rudolph5709e032019-03-25 10:12:14 +0100331 memset(&pei_data, 0, sizeof(pei_data));
332 pei_data.pei_version = PEI_VERSION,
333
334 northbridge_fill_pei_data(&pei_data);
335 southbridge_fill_pei_data(&pei_data);
336 devicetree_fill_pei_data(&pei_data);
Vladimir Serbinenkoffbb3c02016-02-10 01:36:25 +0100337 mainboard_fill_pei_data(&pei_data);
338
339 post_code(0x3a);
Patrick Rudolph59b42552019-05-08 12:44:15 +0200340
Patrick Rudolph5709e032019-03-25 10:12:14 +0100341 /* Fill after mainboard_fill_pei_data as it might provide spd_data */
342 pei_data.dimm_channel0_disabled =
343 (!pei_data.spd_addresses[0] && !pei_data.spd_data[0][0]) +
344 (!pei_data.spd_addresses[1] && !pei_data.spd_data[1][0]) * 2;
345
346 pei_data.dimm_channel1_disabled =
347 (!pei_data.spd_addresses[2] && !pei_data.spd_data[2][0]) +
348 (!pei_data.spd_addresses[3] && !pei_data.spd_data[3][0]) * 2;
349
Patrick Rudolph59b42552019-05-08 12:44:15 +0200350 /* Fix spd_data. MRC only uses spd_data[0] and ignores the other */
351 for (size_t i = 1; i < ARRAY_SIZE(pei_data.spd_data); i++) {
352 if (pei_data.spd_data[i][0] && !pei_data.spd_data[0][0]) {
353 memcpy(pei_data.spd_data[0], pei_data.spd_data[i],
354 sizeof(pei_data.spd_data[0]));
Angel Pons7c49cb82020-03-16 23:17:32 +0100355
Patrick Rudolph59b42552019-05-08 12:44:15 +0200356 } else if (pei_data.spd_data[i][0] && pei_data.spd_data[0][0]) {
357 if (memcmp(pei_data.spd_data[i], pei_data.spd_data[0],
358 sizeof(pei_data.spd_data[0])) != 0)
359 die("Onboard SPDs must match each other");
360 }
361 }
362
Nico Huber47bf4982019-11-17 02:58:00 +0100363 disable_p2p();
364
Vladimir Serbinenkoffbb3c02016-02-10 01:36:25 +0100365 pei_data.boot_mode = s3resume ? 2 : 0;
366 timestamp_add_now(TS_BEFORE_INITRAM);
367 sdram_initialize(&pei_data);
Kyösti Mälkkib33c6fb2021-02-17 20:43:04 +0200368 timestamp_add_now(TS_AFTER_INITRAM);
Kyösti Mälkkib697c902019-01-30 08:19:49 +0200369
Angel Pons7c49cb82020-03-16 23:17:32 +0100370 /* Sanity check mrc_var location by verifying a known field */
Kyösti Mälkkib697c902019-01-30 08:19:49 +0200371 mrc_var = (void *)DCACHE_RAM_MRC_VAR_BASE;
Kyösti Mälkkib697c902019-01-30 08:19:49 +0200372 if (mrc_var->tx_byte == (uintptr_t)pei_data.tx_byte) {
373 printk(BIOS_DEBUG, "MRC_VAR pool occupied [%08x,%08x]\n",
Angel Pons7c49cb82020-03-16 23:17:32 +0100374 mrc_var->pool_base, mrc_var->pool_base + mrc_var->pool_used);
375
Kyösti Mälkkib697c902019-01-30 08:19:49 +0200376 } else {
377 printk(BIOS_ERR, "Could not parse MRC_VAR data\n");
Felix Held2a29d452021-05-25 19:15:11 +0200378 hexdump(mrc_var, sizeof(*mrc_var));
Kyösti Mälkkib697c902019-01-30 08:19:49 +0200379 }
380
Angel Pons7c49cb82020-03-16 23:17:32 +0100381 const int cbmem_was_initted = !cbmem_recovery(s3resume);
Vladimir Serbinenkoffbb3c02016-02-10 01:36:25 +0100382 if (!s3resume)
383 save_mrc_data(&pei_data);
384
385 if (s3resume && !cbmem_was_initted) {
386 /* Failed S3 resume, reset to come up cleanly */
Elyes HAOUASc0567292019-04-28 17:57:47 +0200387 system_reset();
Vladimir Serbinenkoffbb3c02016-02-10 01:36:25 +0100388 }
Matt DeVillierff1ef8d2016-12-24 15:36:24 -0600389 setup_sdram_meminfo(&pei_data);
390}
391
392void setup_sdram_meminfo(struct pei_data *pei_data)
393{
394 u32 addr_decoder_common, addr_decode_ch[2];
395 struct memory_info *mem_info;
396 struct dimm_info *dimm;
397 int dimm_size;
398 int i;
399 int dimm_cnt = 0;
400
401 mem_info = cbmem_add(CBMEM_ID_MEMINFO, sizeof(struct memory_info));
402 memset(mem_info, 0, sizeof(struct memory_info));
403
404 addr_decoder_common = mchbar_read32(MAD_CHNL);
405 addr_decode_ch[0] = mchbar_read32(MAD_DIMM_CH0);
406 addr_decode_ch[1] = mchbar_read32(MAD_DIMM_CH1);
407
408 const int refclk = mchbar_read32(MC_BIOS_REQ) & 0x100 ? 100 : 133;
409 const int ddr_frequency = (mchbar_read32(MC_BIOS_DATA) * refclk * 100 * 2 + 50) / 100;
410
411 for (i = 0; i < ARRAY_SIZE(addr_decode_ch); i++) {
412 u32 ch_conf = addr_decode_ch[i];
413
414 /* DIMM-A */
415 dimm_size = ((ch_conf >> 0) & 0xff) * 256;
416 if (dimm_size) {
417 dimm = &mem_info->dimm[dimm_cnt];
418 dimm->dimm_size = dimm_size;
Elyes HAOUAS62b23c12022-01-26 07:43:51 +0100419 dimm->ddr_type = MEMORY_TYPE_DDR3;
Matt DeVillierff1ef8d2016-12-24 15:36:24 -0600420 dimm->ddr_frequency = ddr_frequency;
421 dimm->rank_per_dimm = 1 + ((ch_conf >> 17) & 1);
422 dimm->channel_num = i;
423 dimm->dimm_num = 0;
424 dimm->bank_locator = i * 2;
425 memcpy(dimm->serial, /* bytes 122-125 */
Elyes HAOUAS921b99e2022-01-26 08:01:08 +0100426 &pei_data->spd_data[0][SPD_DIMM_SERIAL_NUM],
427 sizeof(uint8_t) * SPD_DIMM_SERIAL_LEN);
Matt DeVillierff1ef8d2016-12-24 15:36:24 -0600428 memcpy(dimm->module_part_number, /* bytes 128-145 */
Elyes HAOUAS921b99e2022-01-26 08:01:08 +0100429 &pei_data->spd_data[0][SPD_DIMM_PART_NUM],
430 sizeof(uint8_t) * SPD_DIMM_PART_LEN);
Matt DeVillierff1ef8d2016-12-24 15:36:24 -0600431 dimm->mod_id = /* bytes 117/118 */
Elyes HAOUAS921b99e2022-01-26 08:01:08 +0100432 (pei_data->spd_data[0][SPD_DIMM_MOD_ID2] << 8) |
433 (pei_data->spd_data[0][SPD_DIMM_MOD_ID1] & 0xFF);
Elyes HAOUASa233eb42022-01-26 07:51:28 +0100434 dimm->mod_type = DDR3_SPD_SODIMM;
Elyes HAOUAS62b23c12022-01-26 07:43:51 +0100435 dimm->bus_width = MEMORY_BUS_WIDTH_64;
Matt DeVillierff1ef8d2016-12-24 15:36:24 -0600436 dimm_cnt++;
437 }
438 /* DIMM-B */
439 dimm_size = ((ch_conf >> 8) & 0xff) * 256;
440 if (dimm_size) {
441 dimm = &mem_info->dimm[dimm_cnt];
442 dimm->dimm_size = dimm_size;
Elyes HAOUAS62b23c12022-01-26 07:43:51 +0100443 dimm->ddr_type = MEMORY_TYPE_DDR3;
Matt DeVillierff1ef8d2016-12-24 15:36:24 -0600444 dimm->ddr_frequency = ddr_frequency;
445 dimm->rank_per_dimm = 1 + ((ch_conf >> 18) & 1);
446 dimm->channel_num = i;
447 dimm->dimm_num = 1;
448 dimm->bank_locator = i * 2;
449 memcpy(dimm->serial, /* bytes 122-125 */
Elyes HAOUAS921b99e2022-01-26 08:01:08 +0100450 &pei_data->spd_data[0][SPD_DIMM_SERIAL_NUM],
451 sizeof(uint8_t) * SPD_DIMM_SERIAL_LEN);
Matt DeVillierff1ef8d2016-12-24 15:36:24 -0600452 memcpy(dimm->module_part_number, /* bytes 128-145 */
Elyes HAOUAS921b99e2022-01-26 08:01:08 +0100453 &pei_data->spd_data[0][SPD_DIMM_PART_NUM],
454 sizeof(uint8_t) * SPD_DIMM_PART_LEN);
Matt DeVillierff1ef8d2016-12-24 15:36:24 -0600455 dimm->mod_id = /* bytes 117/118 */
Elyes HAOUAS921b99e2022-01-26 08:01:08 +0100456 (pei_data->spd_data[0][SPD_DIMM_MOD_ID2] << 8) |
457 (pei_data->spd_data[0][SPD_DIMM_MOD_ID1] & 0xFF);
Elyes HAOUASa233eb42022-01-26 07:51:28 +0100458 dimm->mod_type = DDR3_SPD_SODIMM;
Elyes HAOUAS62b23c12022-01-26 07:43:51 +0100459 dimm->bus_width = MEMORY_BUS_WIDTH_64;
Matt DeVillierff1ef8d2016-12-24 15:36:24 -0600460 dimm_cnt++;
461 }
462 }
463 mem_info->dimm_cnt = dimm_cnt;
Vladimir Serbinenkoffbb3c02016-02-10 01:36:25 +0100464}