blob: 37e6a946f04f288f97819d706f3c1d0a36fa3324 [file] [log] [blame]
Subrata Banikb3ced6a2020-08-04 13:34:03 +05301config SOC_INTEL_ALDERLAKE
2 bool
3 help
4 Intel Alderlake support
5
Varshit Pandyab5df56f2021-01-18 09:44:35 +05306config SOC_INTEL_ALDERLAKE_PCH_M
7 bool
8 help
9 Choose this option if you have PCH-M chipset.
10
Subrata Banikb3ced6a2020-08-04 13:34:03 +053011if SOC_INTEL_ALDERLAKE
12
13config CPU_SPECIFIC_OPTIONS
14 def_bool y
Angel Ponsa25eaff2020-09-23 15:37:15 +020015 select ACPI_INTEL_HARDWARE_SLEEP_VALUES
Subrata Banik2871e0e2020-09-27 11:30:58 +053016 select ARCH_ALL_STAGES_X86_32
Subrata Banikb3ced6a2020-08-04 13:34:03 +053017 select BOOT_DEVICE_SUPPORTS_WRITES
Subrata Banik292afef2020-09-09 13:34:18 +053018 select CACHE_MRC_SETTINGS
19 select CPU_INTEL_COMMON
Subrata Banik2871e0e2020-09-27 11:30:58 +053020 select CPU_INTEL_FIRMWARE_INTERFACE_TABLE
Michael Niewöhnerfe6070f2020-10-04 15:16:04 +020021 select CPU_SUPPORTS_PM_TIMER_EMULATION
Eric Lai4ea47c32020-12-21 16:57:49 +080022 select DRIVERS_USB_ACPI
Subrata Banik2871e0e2020-09-27 11:30:58 +053023 select FSP_COMPRESS_FSP_S_LZ4
Subrata Banik683c95e2020-12-19 19:36:45 +053024 select FAST_SPI_SUPPORTS_EXT_BIOS_WINDOW
Subrata Banik292afef2020-09-09 13:34:18 +053025 select FSP_M_XIP
Subrata Banik4ed9f9a2020-10-31 22:01:55 +053026 select FSP_STATUS_GLOBAL_RESET_REQUIRED_3
Subrata Banik2871e0e2020-09-27 11:30:58 +053027 select GENERIC_GPIO_LIB
28 select HAVE_FSP_GOP
Subrata Banikb3ced6a2020-08-04 13:34:03 +053029 select INTEL_DESCRIPTOR_MODE_CAPABLE
Subrata Banik2871e0e2020-09-27 11:30:58 +053030 select HAVE_SMI_HANDLER
Subrata Banikb3ced6a2020-08-04 13:34:03 +053031 select IDT_IN_EVERY_STAGE
32 select INTEL_CAR_NEM #TODO - Enable INTEL_CAR_NEM_ENHANCED
Subrata Banik2871e0e2020-09-27 11:30:58 +053033 select INTEL_GMA_ACPI
34 select INTEL_GMA_ADD_VBT if RUN_FSP_GOP
35 select IOAPIC
Subrata Banik0aed4e52020-10-12 17:27:31 +053036 select INTEL_TME
Aamir Bohra30cca6c2021-02-04 20:57:51 +053037 select MP_SERVICES_PPI_V2
Subrata Banik292afef2020-09-09 13:34:18 +053038 select MRC_SETTINGS_PROTECT
Subrata Banik2871e0e2020-09-27 11:30:58 +053039 select PARALLEL_MP
40 select PARALLEL_MP_AP_WORK
Subrata Banikb3ced6a2020-08-04 13:34:03 +053041 select MICROCODE_BLOB_UNDISCLOSED
Subrata Banikee735942020-09-07 17:52:23 +053042 select PLATFORM_USES_FSP2_2
Subrata Banik2871e0e2020-09-27 11:30:58 +053043 select REG_SCRIPT
44 select PMC_GLOBAL_RESET_ENABLE_LOCK
45 select PMC_LOW_POWER_MODE_PROGRAM
Subrata Banikb3ced6a2020-08-04 13:34:03 +053046 select SOC_INTEL_COMMON
Subrata Banik08089922020-10-03 13:02:06 +053047 select SOC_INTEL_COMMON_ACPI_WAKE_SOURCE
Subrata Banikb3ced6a2020-08-04 13:34:03 +053048 select SOC_INTEL_COMMON_BLOCK
Subrata Banik08089922020-10-03 13:02:06 +053049 select SOC_INTEL_COMMON_BLOCK_ACPI
Angel Pons98f672a2021-02-19 19:42:10 +010050 select SOC_INTEL_COMMON_BLOCK_ACPI_GPIO
Subrata Banik21974ab2020-10-31 21:40:43 +053051 select SOC_INTEL_COMMON_BLOCK_CAR
Subrata Banik292afef2020-09-09 13:34:18 +053052 select SOC_INTEL_COMMON_BLOCK_CHIP_CONFIG
Subrata Banikb3ced6a2020-08-04 13:34:03 +053053 select SOC_INTEL_COMMON_BLOCK_CPU
Subrata Banik2871e0e2020-09-27 11:30:58 +053054 select SOC_INTEL_COMMON_BLOCK_CPU_MPINIT
Angel Ponsa4cd9112021-02-19 19:23:38 +010055 select SOC_INTEL_COMMON_BLOCK_CPU_SMMRELOCATE
Subrata Banik2871e0e2020-09-27 11:30:58 +053056 select SOC_INTEL_COMMON_BLOCK_DTT
57 select SOC_INTEL_COMMON_BLOCK_GPIO_DUAL_ROUTE_SUPPORT
Subrata Banikb3ced6a2020-08-04 13:34:03 +053058 select SOC_INTEL_COMMON_BLOCK_GSPI_VERSION_2
Subrata Banik2871e0e2020-09-27 11:30:58 +053059 select SOC_INTEL_COMMON_BLOCK_HDA
Tim Wawrzynczak0c057c22021-03-04 10:56:28 -070060 select SOC_INTEL_COMMON_BLOCK_IPU
Furquan Shaikha1c247b2020-12-31 22:50:14 -080061 select SOC_INTEL_COMMON_BLOCK_MEMINIT
Sumeet R Pawnikar77298c62021-03-10 21:09:37 +053062 select SOC_INTEL_COMMON_BLOCK_POWER_LIMIT
Subrata Banikb3ced6a2020-08-04 13:34:03 +053063 select SOC_INTEL_COMMON_BLOCK_SA
Subrata Banik2871e0e2020-09-27 11:30:58 +053064 select SOC_INTEL_COMMON_BLOCK_SMM
65 select SOC_INTEL_COMMON_BLOCK_SMM_IO_TRAP
Eric Lai4ea47c32020-12-21 16:57:49 +080066 select SOC_INTEL_COMMON_BLOCK_USB4
67 select SOC_INTEL_COMMON_BLOCK_USB4_PCIE
68 select SOC_INTEL_COMMON_BLOCK_USB4_XHCI
Tim Wawrzynczak242da792020-11-10 10:13:54 -070069 select SOC_INTEL_COMMON_BLOCK_XHCI
70 select SOC_INTEL_COMMON_BLOCK_XHCI_ELOG
Subrata Banik4ed9f9a2020-10-31 22:01:55 +053071 select SOC_INTEL_COMMON_FSP_RESET
Subrata Banikb3ced6a2020-08-04 13:34:03 +053072 select SOC_INTEL_COMMON_PCH_BASE
73 select SOC_INTEL_COMMON_RESET
Subrata Banikb3ced6a2020-08-04 13:34:03 +053074 select SSE2
75 select SUPPORT_CPU_UCODE_IN_CBFS
76 select TSC_MONOTONIC_TIMER
77 select UDELAY_TSC
Subrata Banikee735942020-09-07 17:52:23 +053078 select UDK_202005_BINDING
Subrata Banik2871e0e2020-09-27 11:30:58 +053079 select DISPLAY_FSP_VERSION_INFO
80 select HECI_DISABLE_USING_SMM
81
82config MAX_CPUS
83 int
84 default 24
Subrata Banikb3ced6a2020-08-04 13:34:03 +053085
86config DCACHE_RAM_BASE
87 default 0xfef00000
88
89config DCACHE_RAM_SIZE
Subrata Banik191bd822020-11-21 19:30:57 +053090 default 0xc0000
Subrata Banikb3ced6a2020-08-04 13:34:03 +053091 help
92 The size of the cache-as-ram region required during bootblock
93 and/or romstage.
94
95config DCACHE_BSP_STACK_SIZE
96 hex
Subrata Banik191bd822020-11-21 19:30:57 +053097 default 0x80400
Subrata Banikb3ced6a2020-08-04 13:34:03 +053098 help
99 The amount of anticipated stack usage in CAR by bootblock and
100 other stages. In the case of FSP_USES_CB_STACK default value will be
Subrata Banik191bd822020-11-21 19:30:57 +0530101 sum of FSP-M stack requirement(512KiB) and CB romstage stack requirement
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530102 (~1KiB).
103
104config FSP_TEMP_RAM_SIZE
105 hex
106 default 0x20000
107 help
108 The amount of anticipated heap usage in CAR by FSP.
109 Refer to Platform FSP integration guide document to know
110 the exact FSP requirement for Heap setup.
111
Tim Wawrzynczak092813a2020-11-24 13:48:56 -0700112config CHIPSET_DEVICETREE
113 string
114 default "soc/intel/alderlake/chipset.cb"
115
Subrata Banik683c95e2020-12-19 19:36:45 +0530116config EXT_BIOS_WIN_BASE
117 default 0xf8000000
118
119config EXT_BIOS_WIN_SIZE
120 default 0x2000000
121
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530122config IFD_CHIPSET
123 string
124 default "adl"
125
126config IED_REGION_SIZE
127 hex
128 default 0x400000
129
130config HEAP_SIZE
131 hex
132 default 0x10000
133
Tim Wawrzynczak8d11cdc2021-03-12 12:46:02 -0700134# Intel recommends reserving the following resources per PCIe TBT root port,
135# from ADL BIOS Spec (doc #627270) Revision 0.6.0 Section 7.2.5.1.5
136# - 42 buses
137# - 194 MiB Non-prefetchable memory
138# - 448 MiB Prefetchable memory
139config ADL_ENABLE_USB4_PCIE_RESOURCES
140 def_bool n
141 select PCIEXP_HOTPLUG
142
143if ADL_ENABLE_USB4_PCIE_RESOURCES
144
145config PCIEXP_HOTPLUG_BUSES
146 int
147 default 42
148
149config PCIEXP_HOTPLUG_MEM
150 hex
151 default 0xc200000
152
153config PCIEXP_HOTPLUG_PREFETCH_MEM
154 hex
155 default 0x1c000000
156
157endif # ADL_ENABLE_USB4_PCIE_RESOURCES
158
Subrata Banik85144d92021-01-09 16:17:45 +0530159config MAX_PCH_ROOT_PORTS
Subrata Banik2871e0e2020-09-27 11:30:58 +0530160 int
Varshit Pandyab5df56f2021-01-18 09:44:35 +0530161 default 10 if SOC_INTEL_ALDERLAKE_PCH_M
Subrata Banik2871e0e2020-09-27 11:30:58 +0530162 default 12
163
Subrata Banik85144d92021-01-09 16:17:45 +0530164config MAX_CPU_ROOT_PORTS
165 int
Varshit Pandyab5df56f2021-01-18 09:44:35 +0530166 default 1 if SOC_INTEL_ALDERLAKE_PCH_M
Subrata Banik85144d92021-01-09 16:17:45 +0530167 default 3
168
169config MAX_ROOT_PORTS
170 int
171 default MAX_PCH_ROOT_PORTS
172
Subrata Banikcffc9382021-01-29 18:41:35 +0530173config MAX_PCIE_CLOCK_SRC
Subrata Banik2871e0e2020-09-27 11:30:58 +0530174 int
Subrata Banikcffc9382021-01-29 18:41:35 +0530175 default 6 if SOC_INTEL_ALDERLAKE_PCH_M
176 default 7
177
178config MAX_PCIE_CLOCK_REQ
179 int
180 default 6 if SOC_INTEL_ALDERLAKE_PCH_M
181 default 10
Subrata Banik2871e0e2020-09-27 11:30:58 +0530182
183config SMM_TSEG_SIZE
184 hex
185 default 0x800000
186
187config SMM_RESERVED_SIZE
188 hex
189 default 0x200000
190
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530191config PCR_BASE_ADDRESS
192 hex
193 default 0xfd000000
194 help
195 This option allows you to select MMIO Base Address of sideband bus.
196
197config MMCONF_BASE_ADDRESS
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530198 default 0xc0000000
199
200config CPU_BCLK_MHZ
201 int
202 default 100
203
204config SOC_INTEL_COMMON_BLOCK_GSPI_CLOCK_MHZ
205 int
206 default 120
207
Michael Niewöhnerdadcbfb2020-10-04 14:48:05 +0200208config CPU_XTAL_HZ
209 default 38400000
210
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530211config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
212 int
213 default 133
214
215config SOC_INTEL_COMMON_BLOCK_GSPI_MAX
216 int
217 default 7
218
219config SOC_INTEL_I2C_DEV_MAX
220 int
221 default 6
222
223config SOC_INTEL_UART_DEV_MAX
224 int
225 default 7
226
227config CONSOLE_UART_BASE_ADDRESS
228 hex
Bora Guvendik2a704192020-11-16 11:23:48 -0800229 default 0xfe03e000
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530230 depends on INTEL_LPSS_UART_FOR_CONSOLE
231
Maulik V Vaghela996bab42021-02-05 12:03:19 +0530232config VBT_DATA_SIZE_KB
233 int
234 default 9
235
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530236# Clock divider parameters for 115200 baud rate
237# Baudrate = (UART source clcok * M) /(N *16)
238# ADL UART source clock: 120MHz
239config SOC_INTEL_COMMON_LPSS_UART_CLK_M_VAL
240 hex
241 default 0x25a
242
243config SOC_INTEL_COMMON_LPSS_UART_CLK_N_VAL
244 hex
245 default 0x7fff
246
Subrata Banik292afef2020-09-09 13:34:18 +0530247config VBOOT
248 select VBOOT_SEPARATE_VERSTAGE
249 select VBOOT_MUST_REQUEST_DISPLAY
250 select VBOOT_STARTS_IN_BOOTBLOCK
251 select VBOOT_VBNV_CMOS
252 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
253
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530254config CBFS_SIZE
255 hex
256 default 0x200000
257
258config PRERAM_CBMEM_CONSOLE_SIZE
259 hex
260 default 0x1400
Subrata Banik2871e0e2020-09-27 11:30:58 +0530261
Subrata Banikee735942020-09-07 17:52:23 +0530262config FSP_HEADER_PATH
263 string "Location of FSP headers"
264 default "src/vendorcode/intel/fsp/fsp2_0/alderlake/"
265
266config FSP_FD_PATH
267 string
268 depends on FSP_USE_REPO
269 default "3rdparty/fsp/AlderLakeFspBinPkg/Fsp.fd"
Subrata Banik292afef2020-09-09 13:34:18 +0530270
271config SOC_INTEL_ALDERLAKE_DEBUG_CONSENT
272 int "Debug Consent for ADL"
273 # USB DBC is more common for developers so make this default to 3 if
274 # SOC_INTEL_DEBUG_CONSENT=y
275 default 3 if SOC_INTEL_DEBUG_CONSENT
276 default 0
277 help
278 This is to control debug interface on SOC.
279 Setting non-zero value will allow to use DBC or DCI to debug SOC.
280 PlatformDebugConsent in FspmUpd.h has the details.
281
282 Desired platform debug type are
283 0:Disabled, 1:Enabled (DCI OOB+[DbC]), 2:Enabled (DCI OOB),
284 3:Enabled (USB3 DbC), 4:Enabled (XDP/MIPI60), 5:Enabled (USB2 DbC),
285 6:Enable (2-wire DCI OOB), 7:Manual
Furquan Shaikha1c247b2020-12-31 22:50:14 -0800286
287config DATA_BUS_WIDTH
288 int
289 default 128
290
291config DIMMS_PER_CHANNEL
292 int
293 default 2
294
295config MRC_CHANNEL_WIDTH
296 int
297 default 16
298
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530299endif