blob: 3ace204c050e181818fb5027cf30fedc733d7cbf [file] [log] [blame]
Angel Pons182dbde2020-04-02 23:49:05 +02001/* SPDX-License-Identifier: GPL-2.0-only */
Stefan Reinauer679c9f92009-01-20 22:54:59 +00002
3#include <console/console.h>
4#include <device/device.h>
5#include <device/pci.h>
6#include <device/pci_ids.h>
7#include <device/pci_ops.h>
Kyösti Mälkki13f66502019-03-03 08:01:05 +02008#include <device/mmio.h>
Stefan Reinauer679c9f92009-01-20 22:54:59 +00009#include <delay.h>
Vladimir Serbinenko75c83872014-09-05 01:01:31 +020010#include <device/azalia_device.h>
Kyösti Mälkki12b121c2019-08-18 16:33:39 +030011#include "chip.h"
Stefan Reinauer679c9f92009-01-20 22:54:59 +000012#include "i82801gx.h"
13
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -080014static int codec_detect(u8 *base)
Stefan Reinauer679c9f92009-01-20 22:54:59 +000015{
Stefan Reinauera8e11682009-03-11 14:54:18 +000016 u32 reg32;
Stefan Reinauer679c9f92009-01-20 22:54:59 +000017
Angel Pons2e0053b2020-12-05 19:06:55 +010018 if (azalia_enter_reset(base) < 0)
Stefan Reinauera8e11682009-03-11 14:54:18 +000019 goto no_codec;
Stefan Reinauer679c9f92009-01-20 22:54:59 +000020
Angel Pons7f839f62020-12-05 19:02:14 +010021 if (azalia_exit_reset(base) < 0)
Stefan Reinauera8e11682009-03-11 14:54:18 +000022 goto no_codec;
Stefan Reinauer679c9f92009-01-20 22:54:59 +000023
Elyes HAOUAS6ea24ff2020-08-11 09:21:24 +020024 /* Read in Codec location (BAR + 0xe)[2..0] */
Elyes HAOUASf1da9092020-08-03 15:35:16 +020025 reg32 = read32(base + HDA_STATESTS_REG);
Stefan Reinauera8e11682009-03-11 14:54:18 +000026 reg32 &= 0x0f;
27 if (!reg32)
28 goto no_codec;
Stefan Reinauer109ab312009-08-12 16:08:05 +000029
Stefan Reinauera8e11682009-03-11 14:54:18 +000030 return reg32;
31
32no_codec:
Angel Pons2e0053b2020-12-05 19:06:55 +010033 /* Codec not found, put HDA back in reset */
34 azalia_enter_reset(base);
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +000035 printk(BIOS_DEBUG, "Azalia: No codec!\n");
Stefan Reinauera8e11682009-03-11 14:54:18 +000036 return 0;
Stefan Reinauer679c9f92009-01-20 22:54:59 +000037}
38
Elyes HAOUAS6ea24ff2020-08-11 09:21:24 +020039/*
40 * Wait 50usec for the codec to indicate it is ready.
41 * No response would imply that the codec is non-operative.
Stefan Reinauer679c9f92009-01-20 22:54:59 +000042 */
43
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -080044static int wait_for_ready(u8 *base)
Stefan Reinauer679c9f92009-01-20 22:54:59 +000045{
Elyes HAOUAS92646ea2020-04-04 13:43:03 +020046 /* Use a 50 usec timeout - the Linux kernel uses the same duration */
Stefan Reinauer679c9f92009-01-20 22:54:59 +000047 int timeout = 50;
48
Elyes HAOUASba28e8d2016-08-31 19:22:16 +020049 while (timeout--) {
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -080050 u32 reg32 = read32(base + HDA_ICII_REG);
Stefan Reinauera8e11682009-03-11 14:54:18 +000051 if (!(reg32 & HDA_ICII_BUSY))
Stefan Reinauer679c9f92009-01-20 22:54:59 +000052 return 0;
53 udelay(1);
54 }
55
56 return -1;
57}
58
Elyes HAOUAS6ea24ff2020-08-11 09:21:24 +020059/*
60 * Wait 50usec for the codec to indicate that it accepted the previous command.
61 * No response would imply that the code is non-operative.
Stefan Reinauer679c9f92009-01-20 22:54:59 +000062 */
63
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -080064static int wait_for_valid(u8 *base)
Stefan Reinauer679c9f92009-01-20 22:54:59 +000065{
Stefan Reinaueraca6ec62009-10-26 17:12:21 +000066 u32 reg32;
Elyes HAOUAS6ea24ff2020-08-11 09:21:24 +020067 /* Use a 50 usec timeout - the Linux kernel uses the same duration */
68 int timeout = 50;
Stefan Reinaueraca6ec62009-10-26 17:12:21 +000069
70 /* Send the verb to the codec */
Elyes HAOUASf1da9092020-08-03 15:35:16 +020071 reg32 = read32(base + HDA_ICII_REG);
72 reg32 |= HDA_ICII_BUSY | HDA_ICII_VALID;
73 write32(base + HDA_ICII_REG, reg32);
Stefan Reinaueraca6ec62009-10-26 17:12:21 +000074
Elyes HAOUASba28e8d2016-08-31 19:22:16 +020075 while (timeout--) {
Stefan Reinauer9fe4d792010-01-16 17:53:38 +000076 reg32 = read32(base + HDA_ICII_REG);
Elyes HAOUAS92646ea2020-04-04 13:43:03 +020077 if ((reg32 & (HDA_ICII_VALID | HDA_ICII_BUSY)) == HDA_ICII_VALID)
Stefan Reinauer679c9f92009-01-20 22:54:59 +000078 return 0;
79 udelay(1);
80 }
81
Stefan Reinaueraca6ec62009-10-26 17:12:21 +000082 return -1;
Stefan Reinauer679c9f92009-01-20 22:54:59 +000083}
84
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -080085static void codec_init(struct device *dev, u8 *base, int addr)
Stefan Reinauer679c9f92009-01-20 22:54:59 +000086{
Stefan Reinauera8e11682009-03-11 14:54:18 +000087 u32 reg32;
Stefan Reinauerc4f1a772010-06-05 10:03:08 +000088 const u32 *verb;
Stefan Reinauer679c9f92009-01-20 22:54:59 +000089 u32 verb_size;
90 int i;
91
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +000092 printk(BIOS_DEBUG, "Azalia: Initializing codec #%d\n", addr);
Stefan Reinaueraca6ec62009-10-26 17:12:21 +000093
Stefan Reinauer679c9f92009-01-20 22:54:59 +000094 /* 1 */
Angel Pons554713e2020-10-24 23:23:07 +020095 if (wait_for_ready(base) < 0) {
Elyes HAOUAS6ea24ff2020-08-11 09:21:24 +020096 printk(BIOS_DEBUG, " codec not ready.\n");
Stefan Reinauer679c9f92009-01-20 22:54:59 +000097 return;
Elyes HAOUAS6ea24ff2020-08-11 09:21:24 +020098 }
Stefan Reinauer679c9f92009-01-20 22:54:59 +000099
Stefan Reinauera8e11682009-03-11 14:54:18 +0000100 reg32 = (addr << 28) | 0x000f0000;
Elyes HAOUASf1da9092020-08-03 15:35:16 +0200101 write32(base + HDA_IC_REG, reg32);
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000102
Angel Pons554713e2020-10-24 23:23:07 +0200103 if (wait_for_valid(base) < 0) {
Elyes HAOUAS6ea24ff2020-08-11 09:21:24 +0200104 printk(BIOS_DEBUG, " codec not valid.\n");
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000105 return;
Elyes HAOUAS6ea24ff2020-08-11 09:21:24 +0200106 }
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000107
108 /* 2 */
Elyes HAOUAS6ea24ff2020-08-11 09:21:24 +0200109 reg32 = read32(base + HDA_IR_REG);
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000110 printk(BIOS_DEBUG, "Azalia: codec viddid: %08x\n", reg32);
Angel Ponsd425ddd2020-12-05 18:22:58 +0100111 verb_size = azalia_find_verb(cim_verb_data, cim_verb_data_size, reg32, &verb);
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000112
113 if (!verb_size) {
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000114 printk(BIOS_DEBUG, "Azalia: No verb!\n");
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000115 return;
116 }
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000117 printk(BIOS_DEBUG, "Azalia: verb_size: %d\n", verb_size);
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000118
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000119 /* 3 */
120 for (i = 0; i < verb_size; i++) {
Angel Pons554713e2020-10-24 23:23:07 +0200121 if (wait_for_ready(base) < 0)
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000122 return;
123
Elyes HAOUASf1da9092020-08-03 15:35:16 +0200124 write32(base + HDA_IC_REG, verb[i]);
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000125
Angel Pons554713e2020-10-24 23:23:07 +0200126 if (wait_for_valid(base) < 0)
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000127 return;
128 }
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000129 printk(BIOS_DEBUG, "Azalia: verb loaded.\n");
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000130}
131
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -0800132static void codecs_init(struct device *dev, u8 *base, u32 codec_mask)
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000133{
134 int i;
Elyes HAOUAS6ea24ff2020-08-11 09:21:24 +0200135
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000136 for (i = 2; i >= 0; i--) {
137 if (codec_mask & (1 << i))
Stefan Reinauera8e11682009-03-11 14:54:18 +0000138 codec_init(dev, base, i);
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000139 }
140}
141
142static void azalia_init(struct device *dev)
143{
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -0800144 u8 *base;
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000145 struct resource *res;
146 u32 codec_mask;
Stefan Reinauera8e11682009-03-11 14:54:18 +0000147 u8 reg8;
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000148
Stefan Reinauera8e11682009-03-11 14:54:18 +0000149 // ESD
Angel Ponsd19332c2020-06-08 12:32:54 +0200150 pci_update_config32(dev, 0x134, ~(0xff << 16), 2 << 16);
Stefan Reinauera8e11682009-03-11 14:54:18 +0000151
152 // Link1 description
Angel Ponsd19332c2020-06-08 12:32:54 +0200153 pci_update_config32(dev, 0x140, ~(0xff << 16), 2 << 16);
Stefan Reinauera8e11682009-03-11 14:54:18 +0000154
155 // Port VC0 Resource Control Register
Angel Ponsd19332c2020-06-08 12:32:54 +0200156 pci_update_config32(dev, 0x114, ~(0xff << 0), 1);
Stefan Reinauera8e11682009-03-11 14:54:18 +0000157
158 // VCi traffic class
Angel Ponsd19332c2020-06-08 12:32:54 +0200159 pci_or_config8(dev, 0x44, 7 << 0); // TC7
Stefan Reinauera8e11682009-03-11 14:54:18 +0000160
161 // VCi Resource Control
Angel Ponsd19332c2020-06-08 12:32:54 +0200162 pci_or_config32(dev, 0x120, (1 << 31) | (1 << 24) | (0x80 << 0)); /* VCi ID and map */
Stefan Reinauera8e11682009-03-11 14:54:18 +0000163
164 /* Set Bus Master */
Elyes HAOUAS12349252020-04-27 05:08:26 +0200165 pci_or_config16(dev, PCI_COMMAND, PCI_COMMAND_MASTER);
Stefan Reinauera8e11682009-03-11 14:54:18 +0000166
167 pci_write_config8(dev, 0x3c, 0x0a); // unused?
168
169 // TODO Actually check if we're AC97 or HDA instead of hardcoding this
Stefan Reinauer38f147e2010-02-08 12:20:50 +0000170 // here, in devicetree.cb and/or romstage.c.
Stefan Reinauera8e11682009-03-11 14:54:18 +0000171 reg8 = pci_read_config8(dev, 0x40);
172 reg8 |= (1 << 3); // Clear Clock Detect Bit
173 pci_write_config8(dev, 0x40, reg8);
174 reg8 &= ~(1 << 3); // Keep CLKDETCLR from clearing the bit over and over
175 pci_write_config8(dev, 0x40, reg8);
176 reg8 |= (1 << 2); // Enable clock detection
177 pci_write_config8(dev, 0x40, reg8);
178 mdelay(1);
179 reg8 = pci_read_config8(dev, 0x40);
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000180 printk(BIOS_DEBUG, "Azalia: codec type: %s\n", (reg8 & (1 << 1))?"Azalia":"AC97");
Stefan Reinauera8e11682009-03-11 14:54:18 +0000181
Angel Ponsd19332c2020-06-08 12:32:54 +0200182 // Select Azalia mode. This needs to be controlled via devicetree.cb
183 pci_or_config8(dev, 0x40, 1); // Audio Control
Stefan Reinauera8e11682009-03-11 14:54:18 +0000184
Angel Ponsd19332c2020-06-08 12:32:54 +0200185 // Docking not supported
186 pci_and_config8(dev, 0x4d, (u8)~(1 << 7)); // Docking Status
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000187
Elyes HAOUAS6ea24ff2020-08-11 09:21:24 +0200188 res = find_resource(dev, PCI_BASE_ADDRESS_0);
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000189 if (!res)
190 return;
191
Elyes HAOUAS6ea24ff2020-08-11 09:21:24 +0200192 // NOTE this will break as soon as the Azalia get's a bar above 4G.
193 // Is there anything we can do about it?
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -0800194 base = res2mmio(res, 0, 0);
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000195 printk(BIOS_DEBUG, "Azalia: base = %08x\n", (u32)base);
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000196 codec_mask = codec_detect(base);
197
198 if (codec_mask) {
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000199 printk(BIOS_DEBUG, "Azalia: codec_mask = %02x\n", codec_mask);
Stefan Reinauera8e11682009-03-11 14:54:18 +0000200 codecs_init(dev, base, codec_mask);
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000201 }
202}
203
204static struct device_operations azalia_ops = {
205 .read_resources = pci_dev_read_resources,
206 .set_resources = pci_dev_set_resources,
207 .enable_resources = pci_dev_enable_resources,
208 .init = azalia_init,
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000209 .enable = i82801gx_enable,
Angel Pons1fc0edd2020-05-31 00:03:28 +0200210 .ops_pci = &pci_dev_ops_pci,
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000211};
212
213/* 82801GB/GR/GDH/GBM/GHM (ICH7/ICH7R/ICH7DH/ICH7-M/ICH7-M DH) */
214static const struct pci_driver i82801gx_azalia __pci_driver = {
215 .ops = &azalia_ops,
216 .vendor = PCI_VENDOR_ID_INTEL,
217 .device = 0x27d8,
218};