blob: 873f5945300e46e60ef5b5a6e16938cfe317ad80 [file] [log] [blame]
Duncan Lauriec88c54c2014-04-30 16:36:13 -07001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2008-2009 coresystems GmbH
5 * Copyright (C) 2014 Google Inc.
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; version 2 of the License.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
Duncan Lauriec88c54c2014-04-30 16:36:13 -070015 */
16
17#include <console/console.h>
Duncan Lauriec88c54c2014-04-30 16:36:13 -070018#include <device/device.h>
19#include <device/pci.h>
20#include <device/pci_ids.h>
21#include <pc80/mc146818rtc.h>
22#include <pc80/isa-dma.h>
23#include <pc80/i8259.h>
Elyes HAOUASd2b9ec12018-10-27 09:41:02 +020024#include <arch/cpu.h>
Duncan Lauriec88c54c2014-04-30 16:36:13 -070025#include <arch/io.h>
Kyösti Mälkkif1b58b72019-03-01 13:43:02 +020026#include <device/pci_ops.h>
Duncan Lauriec88c54c2014-04-30 16:36:13 -070027#include <arch/ioapic.h>
28#include <arch/acpi.h>
Duncan Lauriec88c54c2014-04-30 16:36:13 -070029#include <cpu/x86/smm.h>
30#include <cbmem.h>
31#include <reg_script.h>
32#include <string.h>
Julius Werner4ee4bd52014-10-20 13:46:39 -070033#include <soc/gpio.h>
34#include <soc/iobp.h>
35#include <soc/iomap.h>
36#include <soc/lpc.h>
37#include <soc/nvs.h>
38#include <soc/pch.h>
39#include <soc/pci_devs.h>
40#include <soc/pm.h>
41#include <soc/ramstage.h>
42#include <soc/rcba.h>
43#include <soc/intel/broadwell/chip.h>
Vladimir Serbinenkob219da82014-11-09 03:29:30 +010044#include <arch/acpigen.h>
Duncan Laurie35dc00f2015-01-18 14:06:42 -080045
Duncan Lauriec88c54c2014-04-30 16:36:13 -070046static void pch_enable_ioapic(struct device *dev)
47{
48 u32 reg32;
49
Matt DeVillier81a6f102018-02-19 17:33:48 -060050 /* Assign unique bus/dev/fn for I/O APIC */
51 pci_write_config16(dev, LPC_IBDF,
52 PCH_IOAPIC_PCI_BUS << 8 | PCH_IOAPIC_PCI_SLOT << 3);
53
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -080054 set_ioapic_id(VIO_APIC_VADDR, 0x02);
Duncan Lauriec88c54c2014-04-30 16:36:13 -070055
56 /* affirm full set of redirection table entries ("write once") */
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -080057 reg32 = io_apic_read(VIO_APIC_VADDR, 0x01);
Duncan Lauriec88c54c2014-04-30 16:36:13 -070058
59 /* PCH-LP has 39 redirection entries */
60 reg32 &= ~0x00ff0000;
61 reg32 |= 0x00270000;
62
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -080063 io_apic_write(VIO_APIC_VADDR, 0x01, reg32);
Duncan Lauriec88c54c2014-04-30 16:36:13 -070064
65 /*
66 * Select Boot Configuration register (0x03) and
67 * use Processor System Bus (0x01) to deliver interrupts.
68 */
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -080069 io_apic_write(VIO_APIC_VADDR, 0x03, 0x01);
Duncan Lauriec88c54c2014-04-30 16:36:13 -070070}
71
Matt DeVillier81a6f102018-02-19 17:33:48 -060072static void enable_hpet(struct device *dev)
73{
74 size_t i;
75
76 /* Assign unique bus/dev/fn for each HPET */
77 for (i = 0; i < 8; ++i)
78 pci_write_config16(dev, LPC_HnBDF(i),
79 PCH_HPET_PCI_BUS << 8 | PCH_HPET_PCI_SLOT << 3 | i);
80}
81
Duncan Lauriec88c54c2014-04-30 16:36:13 -070082/* PIRQ[n]_ROUT[3:0] - PIRQ Routing Control
83 * 0x00 - 0000 = Reserved
84 * 0x01 - 0001 = Reserved
85 * 0x02 - 0010 = Reserved
86 * 0x03 - 0011 = IRQ3
87 * 0x04 - 0100 = IRQ4
88 * 0x05 - 0101 = IRQ5
89 * 0x06 - 0110 = IRQ6
90 * 0x07 - 0111 = IRQ7
91 * 0x08 - 1000 = Reserved
92 * 0x09 - 1001 = IRQ9
93 * 0x0A - 1010 = IRQ10
94 * 0x0B - 1011 = IRQ11
95 * 0x0C - 1100 = IRQ12
96 * 0x0D - 1101 = Reserved
97 * 0x0E - 1110 = IRQ14
98 * 0x0F - 1111 = IRQ15
99 * PIRQ[n]_ROUT[7] - PIRQ Routing Control
100 * 0x80 - The PIRQ is not routed.
101 */
102
Elyes HAOUAS040aff22018-05-27 16:30:36 +0200103static void pch_pirq_init(struct device *dev)
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700104{
Elyes HAOUAS040aff22018-05-27 16:30:36 +0200105 struct device *irq_dev;
Kyösti Mälkki8950cfb2019-07-13 22:16:25 +0300106 config_t *config = config_of(dev);
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700107
108 pci_write_config8(dev, PIRQA_ROUT, config->pirqa_routing);
109 pci_write_config8(dev, PIRQB_ROUT, config->pirqb_routing);
110 pci_write_config8(dev, PIRQC_ROUT, config->pirqc_routing);
111 pci_write_config8(dev, PIRQD_ROUT, config->pirqd_routing);
112
113 pci_write_config8(dev, PIRQE_ROUT, config->pirqe_routing);
114 pci_write_config8(dev, PIRQF_ROUT, config->pirqf_routing);
115 pci_write_config8(dev, PIRQG_ROUT, config->pirqg_routing);
116 pci_write_config8(dev, PIRQH_ROUT, config->pirqh_routing);
117
Elyes HAOUAS4a83f1c2016-08-25 21:07:59 +0200118 for (irq_dev = all_devices; irq_dev; irq_dev = irq_dev->next) {
Lee Leahy26b7cd02017-03-16 18:47:55 -0700119 u8 int_pin = 0, int_line = 0;
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700120
121 if (!irq_dev->enabled || irq_dev->path.type != DEVICE_PATH_PCI)
122 continue;
123
124 int_pin = pci_read_config8(irq_dev, PCI_INTERRUPT_PIN);
125
126 switch (int_pin) {
Lee Leahy8a9c7dc2017-03-17 10:43:25 -0700127 case 1: /* INTA# */
128 int_line = config->pirqa_routing;
129 break;
130 case 2: /* INTB# */
131 int_line = config->pirqb_routing;
132 break;
133 case 3: /* INTC# */
134 int_line = config->pirqc_routing;
135 break;
136 case 4: /* INTD# */
137 int_line = config->pirqd_routing;
138 break;
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700139 }
140
141 if (!int_line)
142 continue;
143
144 pci_write_config8(irq_dev, PCI_INTERRUPT_LINE, int_line);
145 }
146}
147
Elyes HAOUAS040aff22018-05-27 16:30:36 +0200148static void pch_power_options(struct device *dev)
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700149{
150 u16 reg16;
151 const char *state;
152 /* Get the chip configuration */
Kyösti Mälkki8950cfb2019-07-13 22:16:25 +0300153 config_t *config = config_of(dev);
Nico Huber9faae2b2018-11-14 00:00:35 +0100154 int pwr_on = CONFIG_MAINBOARD_POWER_FAILURE_STATE;
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700155
156 /* Which state do we want to goto after g3 (power restored)?
157 * 0 == S0 Full On
158 * 1 == S5 Soft Off
159 *
160 * If the option is not existent (Laptops), use Kconfig setting.
161 */
162 get_option(&pwr_on, "power_on_after_fail");
163
164 reg16 = pci_read_config16(dev, GEN_PMCON_3);
165 reg16 &= 0xfffe;
166 switch (pwr_on) {
167 case MAINBOARD_POWER_OFF:
168 reg16 |= 1;
169 state = "off";
170 break;
171 case MAINBOARD_POWER_ON:
172 reg16 &= ~1;
173 state = "on";
174 break;
175 case MAINBOARD_POWER_KEEP:
176 reg16 &= ~1;
177 state = "state keep";
178 break;
179 default:
180 state = "undefined";
181 }
182 pci_write_config16(dev, GEN_PMCON_3, reg16);
183 printk(BIOS_INFO, "Set power %s after power failure.\n", state);
184
185 /* GPE setup based on device tree configuration */
186 enable_all_gpe(config->gpe0_en_1, config->gpe0_en_2,
187 config->gpe0_en_3, config->gpe0_en_4);
188
189 /* SMI setup based on device tree configuration */
190 enable_alt_smi(config->alt_gp_smi_en);
191}
192
193static void pch_rtc_init(struct device *dev)
194{
Aaron Durbinb9d9b792017-09-15 11:51:58 -0600195 cmos_init(rtc_failure());
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700196}
197
198static const struct reg_script pch_misc_init_script[] = {
199 /* Setup SLP signal assertion, SLP_S4=4s, SLP_S3=50ms */
200 REG_PCI_RMW16(GEN_PMCON_3, ~((3 << 4)|(1 << 10)),
201 (1 << 3)|(1 << 11)|(1 << 12)),
202 /* Prepare sleep mode */
203 REG_IO_RMW32(ACPI_BASE_ADDRESS + PM1_CNT, ~SLP_TYP, SCI_EN),
204 /* Setup NMI on errors, disable SERR */
205 REG_IO_RMW8(0x61, ~0xf0, (1 << 2)),
206 /* Disable NMI sources */
207 REG_IO_OR8(0x70, (1 << 7)),
208 /* Indicate DRAM init done for MRC */
209 REG_PCI_OR8(GEN_PMCON_2, (1 << 7)),
210 /* Enable BIOS updates outside of SMM */
211 REG_PCI_RMW8(0xdc, ~(1 << 5), 0),
212 /* Clear status bits to prevent unexpected wake */
Duncan Laurie446fb8e2014-08-08 09:59:43 -0700213 REG_MMIO_OR32(RCBA_BASE_ADDRESS + 0x3310, 0x0000002f),
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700214 REG_MMIO_RMW32(RCBA_BASE_ADDRESS + 0x3f02, ~0x0000000f, 0),
Kenji Chen074a0282014-09-20 01:39:20 +0800215 /* Enable PCIe Releaxed Order */
216 REG_MMIO_OR32(RCBA_BASE_ADDRESS + 0x2314, (1 << 31) | (1 << 7)),
217 REG_MMIO_OR32(RCBA_BASE_ADDRESS + 0x1114, (1 << 15) | (1 << 14)),
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700218 /* Setup SERIRQ, enable continuous mode */
219 REG_PCI_OR8(SERIRQ_CNTL, (1 << 7) | (1 << 6)),
Julius Wernercd49cce2019-03-05 16:53:33 -0800220#if !CONFIG(SERIRQ_CONTINUOUS_MODE)
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700221 REG_PCI_RMW8(SERIRQ_CNTL, ~(1 << 6), 0),
222#endif
223 REG_SCRIPT_END
224};
225
226/* Magic register settings for power management */
227static const struct reg_script pch_pm_init_script[] = {
228 REG_PCI_WRITE8(0xa9, 0x46),
229 REG_MMIO_RMW32(RCBA_BASE_ADDRESS + 0x232c, ~1, 0),
230 REG_MMIO_OR32(RCBA_BASE_ADDRESS + 0x1100, 0x0000c13f),
231 REG_MMIO_RMW32(RCBA_BASE_ADDRESS + 0x2320, ~0x60, 0x10),
232 REG_MMIO_WRITE32(RCBA_BASE_ADDRESS + 0x3314, 0x00012fff),
233 REG_MMIO_RMW32(RCBA_BASE_ADDRESS + 0x3318, ~0x000f0330, 0x0dcf0400),
234 REG_MMIO_WRITE32(RCBA_BASE_ADDRESS + 0x3324, 0x04000000),
235 REG_MMIO_WRITE32(RCBA_BASE_ADDRESS + 0x3368, 0x00041400),
236 REG_MMIO_WRITE32(RCBA_BASE_ADDRESS + 0x3388, 0x3f8ddbff),
237 REG_MMIO_WRITE32(RCBA_BASE_ADDRESS + 0x33ac, 0x00007001),
238 REG_MMIO_WRITE32(RCBA_BASE_ADDRESS + 0x33b0, 0x00181900),
239 REG_MMIO_WRITE32(RCBA_BASE_ADDRESS + 0x33c0, 0x00060A00),
240 REG_MMIO_WRITE32(RCBA_BASE_ADDRESS + 0x33d0, 0x06200840),
241 REG_MMIO_WRITE32(RCBA_BASE_ADDRESS + 0x3a28, 0x01010101),
242 REG_MMIO_WRITE32(RCBA_BASE_ADDRESS + 0x3a2c, 0x040c0404),
243 REG_MMIO_WRITE32(RCBA_BASE_ADDRESS + 0x3a9c, 0x9000000a),
244 REG_MMIO_WRITE32(RCBA_BASE_ADDRESS + 0x2b1c, 0x03808033),
245 REG_MMIO_WRITE32(RCBA_BASE_ADDRESS + 0x2b34, 0x80000009),
246 REG_MMIO_WRITE32(RCBA_BASE_ADDRESS + 0x3348, 0x022ddfff),
247 REG_MMIO_WRITE32(RCBA_BASE_ADDRESS + 0x334c, 0x00000001),
248 REG_MMIO_WRITE32(RCBA_BASE_ADDRESS + 0x3358, 0x0001c000),
249 REG_MMIO_WRITE32(RCBA_BASE_ADDRESS + 0x3380, 0x3f8ddbff),
250 REG_MMIO_WRITE32(RCBA_BASE_ADDRESS + 0x3384, 0x0001c7e1),
251 REG_MMIO_WRITE32(RCBA_BASE_ADDRESS + 0x338c, 0x0001c7e1),
252 REG_MMIO_WRITE32(RCBA_BASE_ADDRESS + 0x3398, 0x0001c000),
253 REG_MMIO_WRITE32(RCBA_BASE_ADDRESS + 0x33a8, 0x00181900),
254 REG_MMIO_WRITE32(RCBA_BASE_ADDRESS + 0x33dc, 0x00080000),
255 REG_MMIO_WRITE32(RCBA_BASE_ADDRESS + 0x33e0, 0x00000001),
256 REG_MMIO_WRITE32(RCBA_BASE_ADDRESS + 0x3a20, 0x0000040c),
257 REG_MMIO_WRITE32(RCBA_BASE_ADDRESS + 0x3a24, 0x01010101),
258 REG_MMIO_WRITE32(RCBA_BASE_ADDRESS + 0x3a30, 0x01010101),
259 REG_PCI_RMW32(0xac, ~0x00200000, 0),
260 REG_MMIO_OR32(RCBA_BASE_ADDRESS + 0x0410, 0x00000003),
261 REG_MMIO_OR32(RCBA_BASE_ADDRESS + 0x2618, 0x08000000),
262 REG_MMIO_OR32(RCBA_BASE_ADDRESS + 0x2300, 0x00000002),
263 REG_MMIO_OR32(RCBA_BASE_ADDRESS + 0x2600, 0x00000008),
264 REG_MMIO_WRITE32(RCBA_BASE_ADDRESS + 0x33b4, 0x00007001),
265 REG_MMIO_WRITE32(RCBA_BASE_ADDRESS + 0x3350, 0x022ddfff),
266 REG_MMIO_WRITE32(RCBA_BASE_ADDRESS + 0x3354, 0x00000001),
Duncan Laurie446fb8e2014-08-08 09:59:43 -0700267 /* Power Optimizer */
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700268 REG_MMIO_OR32(RCBA_BASE_ADDRESS + 0x33d4, 0x08000000),
Matt DeVillierc97e0422017-02-16 11:36:16 -0600269 REG_MMIO_OR32(RCBA_BASE_ADDRESS + 0x33c8, 0x00000080),
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700270 REG_MMIO_WRITE32(RCBA_BASE_ADDRESS + 0x2b10, 0x0000883c),
271 REG_MMIO_WRITE32(RCBA_BASE_ADDRESS + 0x2b14, 0x1e0a4616),
272 REG_MMIO_WRITE32(RCBA_BASE_ADDRESS + 0x2b24, 0x40000005),
273 REG_MMIO_WRITE32(RCBA_BASE_ADDRESS + 0x2b20, 0x0005db01),
274 REG_MMIO_WRITE32(RCBA_BASE_ADDRESS + 0x3a80, 0x05145005),
275 REG_MMIO_WRITE32(RCBA_BASE_ADDRESS + 0x3a84, 0x00001005),
276 REG_MMIO_OR32(RCBA_BASE_ADDRESS + 0x33d4, 0x2fff2fb1),
277 REG_MMIO_OR32(RCBA_BASE_ADDRESS + 0x33c8, 0x00008000),
278 REG_SCRIPT_END
279};
280
281static void pch_enable_mphy(void)
282{
283 u32 gpio71_native = gpio_is_native(71);
284 u32 data_and = 0xffffffff;
285 u32 data_or = (1 << 14) | (1 << 13) | (1 << 12);
286
287 if (gpio71_native) {
288 data_or |= (1 << 0);
289 if (pch_is_wpt()) {
290 data_and &= ~((1 << 7) | (1 << 6) | (1 << 3));
291 data_or |= (1 << 5) | (1 << 4);
292
293 if (pch_is_wpt_ulx()) {
294 /* Check if SATA and USB3 MPHY are enabled */
295 u32 strap19 = pch_read_soft_strap(19);
296 strap19 &= ((1 << 31) | (1 << 30));
297 strap19 >>= 30;
298 if (strap19 == 3) {
299 data_or |= (1 << 3);
300 printk(BIOS_DEBUG, "Enable ULX MPHY PG "
301 "control in single domain\n");
302 } else if (strap19 == 0) {
303 printk(BIOS_DEBUG, "Enable ULX MPHY PG "
304 "control in split domains\n");
305 } else {
306 printk(BIOS_DEBUG, "Invalid PCH Soft "
307 "Strap 19 configuration\n");
308 }
309 } else {
310 data_or |= (1 << 3);
311 }
312 }
313 }
314
315 pch_iobp_update(0xCF000000, data_and, data_or);
316}
317
Duncan Laurie446fb8e2014-08-08 09:59:43 -0700318static void pch_init_deep_sx(struct device *dev)
319{
Kyösti Mälkki8950cfb2019-07-13 22:16:25 +0300320 config_t *config = config_of(dev);
Duncan Laurie446fb8e2014-08-08 09:59:43 -0700321
322 if (config->deep_sx_enable_ac) {
323 RCBA32_OR(DEEP_S3_POL, DEEP_S3_EN_AC);
324 RCBA32_OR(DEEP_S5_POL, DEEP_S5_EN_AC);
325 }
326
327 if (config->deep_sx_enable_dc) {
328 RCBA32_OR(DEEP_S3_POL, DEEP_S3_EN_DC);
329 RCBA32_OR(DEEP_S5_POL, DEEP_S5_EN_DC);
330 }
331
332 if (config->deep_sx_enable_ac || config->deep_sx_enable_dc)
333 RCBA32_OR(DEEP_SX_CONFIG,
334 DEEP_SX_WAKE_PIN_EN | DEEP_SX_GP27_PIN_EN);
335}
336
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700337/* Power Management init */
338static void pch_pm_init(struct device *dev)
339{
340 printk(BIOS_DEBUG, "PCH PM init\n");
341
Duncan Laurie446fb8e2014-08-08 09:59:43 -0700342 pch_init_deep_sx(dev);
343
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700344 pch_enable_mphy();
345
346 reg_script_run_on_dev(dev, pch_pm_init_script);
347
Duncan Laurie446fb8e2014-08-08 09:59:43 -0700348 if (pch_is_wpt()) {
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700349 RCBA32_OR(0x33e0, (1 << 4) | (1 << 1));
Duncan Laurie446fb8e2014-08-08 09:59:43 -0700350 RCBA32_OR(0x2b1c, (1 << 22) | (1 << 14) | (1 << 13));
351 RCBA32(0x33e4) = 0x16bf0002;
352 RCBA32_OR(0x33e4, 0x1);
353 }
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700354
355 pch_iobp_update(0xCA000000, ~0UL, 0x00000009);
356
357 /* Set RCBA 0x2b1c[29]=1 if DSP disabled */
358 if (RCBA32(FD) & PCH_DISABLE_ADSPD)
359 RCBA32_OR(0x2b1c, (1 << 29));
360
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700361}
362
Elyes HAOUAS040aff22018-05-27 16:30:36 +0200363static void pch_cg_init(struct device *dev)
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700364{
365 u32 reg32;
366 u16 reg16;
Kyösti Mälkki71756c212019-07-12 13:10:19 +0300367 struct device *igd_dev = pcidev_path_on_root(SA_DEVFN_IGD);
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700368
369 /* DMI */
370 RCBA32_OR(0x2234, 0xf);
371
372 reg16 = pci_read_config16(dev, GEN_PMCON_1);
373 reg16 &= ~(1 << 10); /* Disable BIOS_PCI_EXP_EN for native PME */
374 if (pch_is_wpt())
375 reg16 &= ~(1 << 11);
376 else
377 reg16 |= (1 << 11);
378 reg16 |= (1 << 5) | (1 << 6) | (1 << 7) | (1 << 12);
379 reg16 |= (1 << 2); // PCI CLKRUN# Enable
380 pci_write_config16(dev, GEN_PMCON_1, reg16);
381
382 /*
383 * RCBA + 0x2614[27:25,14:13,10,8] = 101,11,1,1
384 * RCBA + 0x2614[23:16] = 0x20
385 * RCBA + 0x2614[30:28] = 0x0
386 * RCBA + 0x2614[26] = 1 (IF 0:2.0@0x08 >= 0x0b)
387 */
Duncan Laurie446fb8e2014-08-08 09:59:43 -0700388 RCBA32_AND_OR(0x2614, ~0x64ff0000, 0x0a206500);
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700389
390 /* Check for 0:2.0@0x08 >= 0x0b */
Kyösti Mälkki71756c212019-07-12 13:10:19 +0300391 if (pch_is_wpt() || pci_read_config8(igd_dev, 0x8) >= 0x0b)
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700392 RCBA32_OR(0x2614, (1 << 26));
393
394 RCBA32_OR(0x900, 0x0000031f);
395
396 reg32 = RCBA32(CG);
397 if (RCBA32(0x3454) & (1 << 4))
398 reg32 &= ~(1 << 29); // LPC Dynamic
399 else
400 reg32 |= (1 << 29); // LPC Dynamic
401 reg32 |= (1 << 31); // LP LPC
402 reg32 |= (1 << 30); // LP BLA
Duncan Laurie446fb8e2014-08-08 09:59:43 -0700403 if (RCBA32(0x3454) & (1 << 4))
404 reg32 &= ~(1 << 29);
405 else
406 reg32 |= (1 << 29);
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700407 reg32 |= (1 << 28); // GPIO Dynamic
408 reg32 |= (1 << 27); // HPET Dynamic
409 reg32 |= (1 << 26); // Generic Platform Event Clock
410 if (RCBA32(BUC) & PCH_DISABLE_GBE)
411 reg32 |= (1 << 23); // GbE Static
Duncan Laurie446fb8e2014-08-08 09:59:43 -0700412 if (RCBA32(FD) & PCH_DISABLE_HD_AUDIO)
413 reg32 |= (1 << 21); // HDA Static
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700414 reg32 |= (1 << 22); // HDA Dynamic
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700415 RCBA32(CG) = reg32;
416
417 /* PCH-LP LPC */
418 if (pch_is_wpt())
419 RCBA32_AND_OR(0x3434, ~0x1f, 0x17);
420 else
421 RCBA32_OR(0x3434, 0x7);
422
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700423 /* SPI */
424 RCBA32_OR(0x38c0, 0x3c07);
425
426 pch_iobp_update(0xCE00C000, ~1UL, 0x00000000);
427}
428
429static void pch_set_acpi_mode(void)
430{
Kyösti Mälkkib4905622019-07-12 08:02:35 +0300431 if (CONFIG(HAVE_SMI_HANDLER) && !acpi_is_wakeup_s3()) {
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700432 printk(BIOS_DEBUG, "Disabling ACPI via APMC:\n");
433 outb(APM_CNT_ACPI_DISABLE, APM_CNT);
434 printk(BIOS_DEBUG, "done.\n");
435 }
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700436}
437
438static void lpc_init(struct device *dev)
439{
440 /* Legacy initialization */
441 isa_dma_init();
442 pch_rtc_init(dev);
443 reg_script_run_on_dev(dev, pch_misc_init_script);
444
445 /* Interrupt configuration */
446 pch_enable_ioapic(dev);
447 pch_pirq_init(dev);
448 setup_i8259();
449 i8259_configure_irq_trigger(9, 1);
Matt DeVillier81a6f102018-02-19 17:33:48 -0600450 enable_hpet(dev);
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700451
452 /* Initialize power management */
453 pch_power_options(dev);
454 pch_pm_init(dev);
455 pch_cg_init(dev);
456
457 pch_set_acpi_mode();
458}
459
Elyes HAOUAS040aff22018-05-27 16:30:36 +0200460static void pch_lpc_add_mmio_resources(struct device *dev)
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700461{
462 u32 reg;
463 struct resource *res;
464 const u32 default_decode_base = IO_APIC_ADDR;
465
466 /*
467 * Just report all resources from IO-APIC base to 4GiB. Don't mark
468 * them reserved as that may upset the OS if this range is marked
469 * as reserved in the e820.
470 */
471 res = new_resource(dev, OIC);
472 res->base = default_decode_base;
473 res->size = 0 - default_decode_base;
474 res->flags = IORESOURCE_MEM | IORESOURCE_ASSIGNED | IORESOURCE_FIXED;
475
476 /* RCBA */
Lee Leahy6ef51922017-03-17 10:56:08 -0700477 if (default_decode_base > RCBA_BASE_ADDRESS) {
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700478 res = new_resource(dev, RCBA);
479 res->base = RCBA_BASE_ADDRESS;
480 res->size = 16 * 1024;
481 res->flags = IORESOURCE_MEM | IORESOURCE_ASSIGNED |
Lee Leahy26b7cd02017-03-16 18:47:55 -0700482 IORESOURCE_FIXED | IORESOURCE_RESERVE;
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700483 }
484
485 /* Check LPC Memory Decode register. */
486 reg = pci_read_config32(dev, LGMR);
487 if (reg & 1) {
488 reg &= ~0xffff;
489 if (reg < default_decode_base) {
490 res = new_resource(dev, LGMR);
491 res->base = reg;
492 res->size = 16 * 1024;
493 res->flags = IORESOURCE_MEM | IORESOURCE_ASSIGNED |
Lee Leahy26b7cd02017-03-16 18:47:55 -0700494 IORESOURCE_FIXED | IORESOURCE_RESERVE;
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700495 }
496 }
497}
498
499/* Default IO range claimed by the LPC device. The upper bound is exclusive. */
500#define LPC_DEFAULT_IO_RANGE_LOWER 0
501#define LPC_DEFAULT_IO_RANGE_UPPER 0x1000
502
Julius Werner7c712bb2019-05-01 16:51:20 -0700503static inline int pch_io_range_in_default(int base, int size)
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700504{
505 /* Does it start above the range? */
506 if (base >= LPC_DEFAULT_IO_RANGE_UPPER)
507 return 0;
508
509 /* Is it entirely contained? */
510 if (base >= LPC_DEFAULT_IO_RANGE_LOWER &&
511 (base + size) < LPC_DEFAULT_IO_RANGE_UPPER)
512 return 1;
513
514 /* This will return not in range for partial overlaps. */
515 return 0;
516}
517
518/*
519 * Note: this function assumes there is no overlap with the default LPC device's
520 * claimed range: LPC_DEFAULT_IO_RANGE_LOWER -> LPC_DEFAULT_IO_RANGE_UPPER.
521 */
Elyes HAOUAS040aff22018-05-27 16:30:36 +0200522static void pch_lpc_add_io_resource(struct device *dev, u16 base, u16 size,
523 int index)
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700524{
525 struct resource *res;
526
527 if (pch_io_range_in_default(base, size))
528 return;
529
530 res = new_resource(dev, index);
531 res->base = base;
532 res->size = size;
533 res->flags = IORESOURCE_IO | IORESOURCE_ASSIGNED | IORESOURCE_FIXED;
534}
535
Elyes HAOUAS040aff22018-05-27 16:30:36 +0200536static void pch_lpc_add_gen_io_resources(struct device *dev, int reg_value,
537 int index)
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700538{
539 /*
540 * Check if the register is enabled. If so and the base exceeds the
Martin Rothde7ed6f2014-12-07 14:58:18 -0700541 * device's default claim range add the resource.
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700542 */
543 if (reg_value & 1) {
544 u16 base = reg_value & 0xfffc;
545 u16 size = (0x3 | ((reg_value >> 16) & 0xfc)) + 1;
546 pch_lpc_add_io_resource(dev, base, size, index);
547 }
548}
549
Elyes HAOUAS040aff22018-05-27 16:30:36 +0200550static void pch_lpc_add_io_resources(struct device *dev)
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700551{
552 struct resource *res;
Kyösti Mälkki8950cfb2019-07-13 22:16:25 +0300553 config_t *config = config_of(dev);
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700554
555 /* Add the default claimed IO range for the LPC device. */
556 res = new_resource(dev, 0);
557 res->base = LPC_DEFAULT_IO_RANGE_LOWER;
558 res->size = LPC_DEFAULT_IO_RANGE_UPPER - LPC_DEFAULT_IO_RANGE_LOWER;
559 res->flags = IORESOURCE_IO | IORESOURCE_ASSIGNED | IORESOURCE_FIXED;
560
561 /* GPIOBASE */
562 pch_lpc_add_io_resource(dev, GPIO_BASE_ADDRESS,
563 GPIO_BASE_SIZE, GPIO_BASE);
564
565 /* PMBASE */
566 pch_lpc_add_io_resource(dev, ACPI_BASE_ADDRESS, ACPI_BASE_SIZE, PMBASE);
567
568 /* LPC Generic IO Decode range. */
569 pch_lpc_add_gen_io_resources(dev, config->gen1_dec, LPC_GEN1_DEC);
570 pch_lpc_add_gen_io_resources(dev, config->gen2_dec, LPC_GEN2_DEC);
571 pch_lpc_add_gen_io_resources(dev, config->gen3_dec, LPC_GEN3_DEC);
572 pch_lpc_add_gen_io_resources(dev, config->gen4_dec, LPC_GEN4_DEC);
573}
574
Elyes HAOUAS040aff22018-05-27 16:30:36 +0200575static void pch_lpc_read_resources(struct device *dev)
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700576{
577 global_nvs_t *gnvs;
578
579 /* Get the normal PCI resources of this device. */
580 pci_dev_read_resources(dev);
581
582 /* Add non-standard MMIO resources. */
583 pch_lpc_add_mmio_resources(dev);
584
585 /* Add IO resources. */
586 pch_lpc_add_io_resources(dev);
587
588 /* Allocate ACPI NVS in CBMEM */
589 gnvs = cbmem_add(CBMEM_ID_ACPI_GNVS, sizeof(global_nvs_t));
Kyösti Mälkki9e94dbf2015-01-08 20:03:18 +0200590 if (!acpi_is_wakeup_s3() && gnvs)
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700591 memset(gnvs, 0, sizeof(global_nvs_t));
592}
593
Elyes HAOUAS040aff22018-05-27 16:30:36 +0200594static void southcluster_inject_dsdt(struct device *device)
Vladimir Serbinenkob219da82014-11-09 03:29:30 +0100595{
596 global_nvs_t *gnvs;
597
598 gnvs = cbmem_find(CBMEM_ID_ACPI_GNVS);
599 if (!gnvs) {
Lee Leahy26b7cd02017-03-16 18:47:55 -0700600 gnvs = cbmem_add(CBMEM_ID_ACPI_GNVS, sizeof(*gnvs));
Vladimir Serbinenkob219da82014-11-09 03:29:30 +0100601 if (gnvs)
602 memset(gnvs, 0, sizeof(*gnvs));
603 }
604
605 if (gnvs) {
Vladimir Serbinenkob219da82014-11-09 03:29:30 +0100606 acpi_create_gnvs(gnvs);
Vladimir Serbinenkob219da82014-11-09 03:29:30 +0100607 /* And tell SMI about it */
608 smm_setup_structures(gnvs, NULL, NULL);
609
610 /* Add it to DSDT. */
611 acpigen_write_scope("\\");
612 acpigen_write_name_dword("NVSA", (u32) gnvs);
613 acpigen_pop_len();
614 }
615}
616
Elyes HAOUAS040aff22018-05-27 16:30:36 +0200617static unsigned long broadwell_write_acpi_tables(struct device *device,
Duncan Laurie93bbd412017-11-11 20:03:29 -0800618 unsigned long current,
619 struct acpi_rsdp *rsdp)
620{
Julius Wernercd49cce2019-03-05 16:53:33 -0800621 if (CONFIG(INTEL_PCH_UART_CONSOLE))
Duncan Laurie93bbd412017-11-11 20:03:29 -0800622 current = acpi_write_dbg2_pci_uart(rsdp, current,
623 (CONFIG_INTEL_PCH_UART_CONSOLE_NUMBER == 1) ?
624 PCH_DEV_UART1 : PCH_DEV_UART0,
625 ACPI_ACCESS_SIZE_BYTE_ACCESS);
626 return acpi_write_hpet(device, current, rsdp);
627}
628
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700629static struct device_operations device_ops = {
630 .read_resources = &pch_lpc_read_resources,
631 .set_resources = &pci_dev_set_resources,
632 .enable_resources = &pci_dev_enable_resources,
Vladimir Serbinenkob219da82014-11-09 03:29:30 +0100633 .acpi_inject_dsdt_generator = southcluster_inject_dsdt,
Duncan Laurie93bbd412017-11-11 20:03:29 -0800634 .write_acpi_tables = broadwell_write_acpi_tables,
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700635 .init = &lpc_init,
Nico Huber51b75ae2019-03-14 16:02:05 +0100636 .scan_bus = &scan_static_bus,
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700637 .ops_pci = &broadwell_pci_ops,
638};
639
640static const unsigned short pci_device_ids[] = {
641 PCH_LPT_LP_SAMPLE,
642 PCH_LPT_LP_PREMIUM,
643 PCH_LPT_LP_MAINSTREAM,
644 PCH_LPT_LP_VALUE,
645 PCH_WPT_HSW_U_SAMPLE,
646 PCH_WPT_BDW_U_SAMPLE,
647 PCH_WPT_BDW_U_PREMIUM,
648 PCH_WPT_BDW_U_BASE,
649 PCH_WPT_BDW_Y_SAMPLE,
650 PCH_WPT_BDW_Y_PREMIUM,
651 PCH_WPT_BDW_Y_BASE,
652 PCH_WPT_BDW_H,
653 0
654};
655
656static const struct pci_driver pch_lpc __pci_driver = {
657 .ops = &device_ops,
658 .vendor = PCI_VENDOR_ID_INTEL,
659 .devices = pci_device_ids,
660};