blob: d5adc600bb1ba8a5df730ae02e323f7ca0f8c147 [file] [log] [blame]
Aamir Bohraa23e0c92020-03-25 15:31:12 +05301config SOC_INTEL_JASPERLAKE
Aamir Bohradd7acaa2020-03-25 11:36:22 +05302 bool
Aamir Bohradd7acaa2020-03-25 11:36:22 +05303 help
4 Intel Jasperlake support
5
Aamir Bohraa23e0c92020-03-25 15:31:12 +05306if SOC_INTEL_JASPERLAKE
Aamir Bohradd7acaa2020-03-25 11:36:22 +05307
8config CPU_SPECIFIC_OPTIONS
9 def_bool y
10 select ACPI_INTEL_HARDWARE_SLEEP_VALUES
Angel Ponsa32df262020-09-25 10:20:11 +020011 select ARCH_ALL_STAGES_X86_32
Aamir Bohradd7acaa2020-03-25 11:36:22 +053012 select BOOT_DEVICE_SUPPORTS_WRITES
13 select CACHE_MRC_SETTINGS
Sumeet R Pawnikare8d1bef2020-05-08 21:31:44 +053014 select CPU_INTEL_COMMON
Aamir Bohradd7acaa2020-03-25 11:36:22 +053015 select CPU_INTEL_FIRMWARE_INTERFACE_TABLE
Michael Niewöhnerfe6070f2020-10-04 15:16:04 +020016 select CPU_SUPPORTS_PM_TIMER_EMULATION
Aamir Bohra522ba1b2020-07-22 14:15:36 +053017 select COS_MAPPED_TO_MSB
Karthikeyan Ramasubramanian8021b472020-06-16 23:54:46 -060018 select FSP_COMPRESS_FSP_S_LZ4
Aamir Bohradd7acaa2020-03-25 11:36:22 +053019 select FSP_M_XIP
20 select GENERIC_GPIO_LIB
21 select HAVE_FSP_GOP
22 select INTEL_DESCRIPTOR_MODE_CAPABLE
23 select HAVE_SMI_HANDLER
24 select IDT_IN_EVERY_STAGE
25 select INTEL_GMA_ACPI
26 select INTEL_GMA_ADD_VBT if RUN_FSP_GOP
27 select IOAPIC
28 select MRC_SETTINGS_PROTECT
29 select PARALLEL_MP
30 select PARALLEL_MP_AP_WORK
31 select MICROCODE_BLOB_UNDISCLOSED
Ronak Kanabar8c4ad352020-07-24 17:46:19 +053032 select PLATFORM_USES_FSP2_2
Jonathan Zhang01e38552020-06-17 16:03:18 -070033 select FSP_PEIM_TO_PEIM_INTERFACE
Aamir Bohradd7acaa2020-03-25 11:36:22 +053034 select REG_SCRIPT
Aamir Bohradd7acaa2020-03-25 11:36:22 +053035 select PMC_GLOBAL_RESET_ENABLE_LOCK
Subrata Banik0359d9d2020-09-28 18:43:47 +053036 select PMC_LOW_POWER_MODE_PROGRAM
Aamir Bohradd7acaa2020-03-25 11:36:22 +053037 select SOC_INTEL_COMMON
38 select SOC_INTEL_COMMON_ACPI_WAKE_SOURCE
39 select SOC_INTEL_COMMON_BLOCK
40 select SOC_INTEL_COMMON_BLOCK_ACPI
41 select SOC_INTEL_COMMON_BLOCK_CHIP_CONFIG
42 select SOC_INTEL_COMMON_BLOCK_CPU
43 select SOC_INTEL_COMMON_BLOCK_CPU_MPINIT
44 select SOC_INTEL_COMMON_BLOCK_GPIO_DUAL_ROUTE_SUPPORT
45 select SOC_INTEL_COMMON_BLOCK_GSPI_VERSION_2
46 select SOC_INTEL_COMMON_BLOCK_HDA
47 select SOC_INTEL_COMMON_BLOCK_SA
Duncan Laurie1e066112020-04-08 11:35:52 -070048 select SOC_INTEL_COMMON_BLOCK_SCS
Aamir Bohradd7acaa2020-03-25 11:36:22 +053049 select SOC_INTEL_COMMON_BLOCK_SMM
Sumeet R Pawnikare8d1bef2020-05-08 21:31:44 +053050 select SOC_INTEL_COMMON_BLOCK_POWER_LIMIT
Aamir Bohradd7acaa2020-03-25 11:36:22 +053051 select SOC_INTEL_COMMON_BLOCK_SMM_IO_TRAP
52 select SOC_INTEL_COMMON_PCH_BASE
53 select SOC_INTEL_COMMON_RESET
54 select SOC_INTEL_COMMON_BLOCK_CAR
55 select SSE2
56 select SUPPORT_CPU_UCODE_IN_CBFS
57 select TSC_MONOTONIC_TIMER
58 select UDELAY_TSC
Ronak Kanabara360aad2020-08-19 14:40:08 +053059 select UDK_202005_BINDING
Aamir Bohra522ba1b2020-07-22 14:15:36 +053060 select USE_CAR_NEM_ENHANCED_V1
Aamir Bohradd7acaa2020-03-25 11:36:22 +053061 select DISPLAY_FSP_VERSION_INFO
62 select HECI_DISABLE_USING_SMM
63
64config DCACHE_RAM_BASE
65 default 0xfef00000
66
67config DCACHE_RAM_SIZE
68 default 0x80000
69 help
70 The size of the cache-as-ram region required during bootblock
71 and/or romstage.
72
73config DCACHE_BSP_STACK_SIZE
74 hex
Aamir Bohra512b77a2020-03-25 13:20:34 +053075 default 0x30400
Aamir Bohradd7acaa2020-03-25 11:36:22 +053076 help
77 The amount of anticipated stack usage in CAR by bootblock and
Aamir Bohra512b77a2020-03-25 13:20:34 +053078 other stages. In the case of FSP_USES_CB_STACK default value
79 will be sum of FSP-M stack requirement(192 KiB) and CB romstage
80 stack requirement(~1KiB).
Aamir Bohradd7acaa2020-03-25 11:36:22 +053081
82config FSP_TEMP_RAM_SIZE
83 hex
84 default 0x20000
85 help
86 The amount of anticipated heap usage in CAR by FSP.
87 Refer to Platform FSP integration guide document to know
88 the exact FSP requirement for Heap setup.
89
90config IFD_CHIPSET
91 string
Aamir Bohra512b77a2020-03-25 13:20:34 +053092 default "jsl"
Aamir Bohradd7acaa2020-03-25 11:36:22 +053093
94config IED_REGION_SIZE
95 hex
96 default 0x400000
97
98config HEAP_SIZE
99 hex
100 default 0x8000
101
102config MAX_ROOT_PORTS
103 int
Aamir Bohra512b77a2020-03-25 13:20:34 +0530104 default 8
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530105
106config MAX_PCIE_CLOCKS
107 int
Aamir Bohra512b77a2020-03-25 13:20:34 +0530108 default 6
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530109
110config SMM_TSEG_SIZE
111 hex
112 default 0x800000
113
114config SMM_RESERVED_SIZE
115 hex
116 default 0x200000
117
118config PCR_BASE_ADDRESS
119 hex
120 default 0xfd000000
121 help
122 This option allows you to select MMIO Base Address of sideband bus.
123
124config MMCONF_BASE_ADDRESS
125 hex
126 default 0xc0000000
127
128config CPU_BCLK_MHZ
129 int
130 default 100
131
132config SOC_INTEL_COMMON_BLOCK_GSPI_CLOCK_MHZ
133 int
134 default 120
135
136config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
137 int
138 default 133
139
Michael Niewöhnerdadcbfb2020-10-04 14:48:05 +0200140config CPU_XTAL_HZ
141 default 38400000
142
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530143config SOC_INTEL_COMMON_BLOCK_GSPI_MAX
144 int
Aamir Bohra512b77a2020-03-25 13:20:34 +0530145 default 3
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530146
147config SOC_INTEL_I2C_DEV_MAX
148 int
149 default 6
150
151config SOC_INTEL_UART_DEV_MAX
152 int
153 default 3
154
155config CONSOLE_UART_BASE_ADDRESS
156 hex
157 default 0xfe032000
158 depends on INTEL_LPSS_UART_FOR_CONSOLE
159
160# Clock divider parameters for 115200 baud rate
161# Baudrate = (UART source clcok * M) /(N *16)
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530162# JSL UART source clock: 100MHz
163config SOC_INTEL_COMMON_LPSS_UART_CLK_M_VAL
164 hex
Aamir Bohra512b77a2020-03-25 13:20:34 +0530165 default 0x30
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530166
167config SOC_INTEL_COMMON_LPSS_UART_CLK_N_VAL
168 hex
Aamir Bohra512b77a2020-03-25 13:20:34 +0530169 default 0xc35
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530170
171config CHROMEOS
172 select CHROMEOS_RAMOOPS_DYNAMIC
173
174config VBOOT
175 select VBOOT_SEPARATE_VERSTAGE
176 select VBOOT_MUST_REQUEST_DISPLAY
177 select VBOOT_STARTS_IN_BOOTBLOCK
178 select VBOOT_VBNV_CMOS
179 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
180
181config C_ENV_BOOTBLOCK_SIZE
182 hex
183 default 0xC000
184
185config CBFS_SIZE
186 hex
187 default 0x200000
188
189config FSP_HEADER_PATH
Aamir Bohra512b77a2020-03-25 13:20:34 +0530190 default "src/vendorcode/intel/fsp/fsp2_0/jasperlake/"
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530191
192config FSP_FD_PATH
Aamir Bohra512b77a2020-03-25 13:20:34 +0530193 default "3rdparty/fsp/JasperLakeFspBinPkg/Fsp.fd"
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530194
Aamir Bohraa23e0c92020-03-25 15:31:12 +0530195config SOC_INTEL_JASPERLAKE_DEBUG_CONSENT
Aamir Bohra512b77a2020-03-25 13:20:34 +0530196 int "Debug Consent for JSL"
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530197 # USB DBC is more common for developers so make this default to 3 if
198 # SOC_INTEL_DEBUG_CONSENT=y
199 default 3 if SOC_INTEL_DEBUG_CONSENT
200 default 0
201 help
202 This is to control debug interface on SOC.
203 Setting non-zero value will allow to use DBC or DCI to debug SOC.
204 PlatformDebugConsent in FspmUpd.h has the details.
205
206 Desired platform debug type are
207 0:Disabled, 1:Enabled (DCI OOB+[DbC]), 2:Enabled (DCI OOB),
208 3:Enabled (USB3 DbC), 4:Enabled (XDP/MIPI60), 5:Enabled (USB2 DbC),
209 6:Enable (2-wire DCI OOB), 7:Manual
Subrata Banikebf1daa2020-05-19 12:32:41 +0530210
211config PRERAM_CBMEM_CONSOLE_SIZE
212 hex
Meera Ravindranath6aa6f1f2020-08-10 15:19:23 +0530213 default 0x1400
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530214endif