blob: ff44cc1a679ef5d610f1dba722908559a99a29c2 [file] [log] [blame]
Patrick Georgiac959032020-05-05 22:49:26 +02001/* SPDX-License-Identifier: GPL-2.0-or-later */
Ravi Sarawadiefa606b2017-08-04 16:26:09 -07002
3#define __SIMPLE_DEVICE__
4
5#include <assert.h>
6#include <console/console.h>
7#include <device/pci.h>
Kyösti Mälkkif1b58b72019-03-01 13:43:02 +02008#include <device/pci_ops.h>
Ravi Sarawadiefa606b2017-08-04 16:26:09 -07009#include <intelblocks/lpc_lib.h>
10#include <lib.h>
11#include "lpc_def.h"
12#include <soc/pci_devs.h>
13
Subrata Banikd83face2018-03-08 14:04:52 +053014uint16_t lpc_enable_fixed_io_ranges(uint16_t io_enables)
Ravi Sarawadiefa606b2017-08-04 16:26:09 -070015{
16 uint16_t reg_io_enables;
17
18 reg_io_enables = pci_read_config16(PCH_DEV_LPC, LPC_IO_ENABLES);
19 io_enables |= reg_io_enables;
20 pci_write_config16(PCH_DEV_LPC, LPC_IO_ENABLES, io_enables);
Subrata Banikd83face2018-03-08 14:04:52 +053021
22 return io_enables;
Ravi Sarawadiefa606b2017-08-04 16:26:09 -070023}
24
Wim Vervoorne6db9102020-02-03 14:57:40 +010025uint16_t lpc_get_fixed_io_decode(void)
26{
27 return pci_read_config16(PCH_DEV_LPC, LPC_IO_DECODE);
28}
29
Wim Vervoorn5f2adfe2020-02-03 15:32:54 +010030uint16_t lpc_set_fixed_io_ranges(uint16_t io_ranges, uint16_t mask)
31{
32 uint16_t reg_io_ranges;
33
34 reg_io_ranges = lpc_get_fixed_io_decode() & ~mask;
35 io_ranges |= reg_io_ranges & mask;
36 pci_write_config16(PCH_DEV_LPC, LPC_IO_DECODE, io_ranges);
37
38 return io_ranges;
39}
40
Ravi Sarawadiefa606b2017-08-04 16:26:09 -070041/*
42 * Find the first unused IO window.
43 * Returns -1 if not found, 0 for reg 0x84, 1 for reg 0x88 ...
44 */
45static int find_unused_pmio_window(void)
46{
47 int i;
48 uint32_t lgir;
49
50 for (i = 0; i < LPC_NUM_GENERIC_IO_RANGES; i++) {
51 lgir = pci_read_config32(PCH_DEV_LPC, LPC_GENERIC_IO_RANGE(i));
52
53 if (!(lgir & LPC_LGIR_EN))
54 return i;
55 }
56
57 return -1;
58}
59
60void lpc_close_pmio_windows(void)
61{
62 size_t i;
63
64 for (i = 0; i < LPC_NUM_GENERIC_IO_RANGES; i++)
65 pci_write_config32(PCH_DEV_LPC, LPC_GENERIC_IO_RANGE(i), 0);
66}
67
68void lpc_open_pmio_window(uint16_t base, uint16_t size)
69{
Lijian Zhaoe6db1892018-04-13 16:27:38 -070070 int i, lgir_reg_num;
Ravi Sarawadiefa606b2017-08-04 16:26:09 -070071 uint32_t lgir_reg_offset, lgir, window_size, alignment;
72 resource_t bridged_size, bridge_base;
73
74 printk(BIOS_SPEW, "LPC: Trying to open IO window from %x size %x\n",
75 base, size);
76
77 bridged_size = 0;
78 bridge_base = base;
79
80 while (bridged_size < size) {
Ravi Sarawadiefa606b2017-08-04 16:26:09 -070081 /* Each IO range register can only open a 256-byte window. */
82 window_size = MIN(size, LPC_LGIR_MAX_WINDOW_SIZE);
83
John Zhao1ceac4e2019-07-09 14:27:28 -070084 if (window_size <= 0)
John Zhao2bb432e2019-05-21 19:32:51 -070085 return;
86
Ravi Sarawadiefa606b2017-08-04 16:26:09 -070087 /* Window size must be a power of two for the AMASK to work. */
Paul Menzelfa7d2a02017-10-27 15:54:26 +020088 alignment = 1UL << (log2_ceil(window_size));
Ravi Sarawadiefa606b2017-08-04 16:26:09 -070089 window_size = ALIGN_UP(window_size, alignment);
90
91 /* Address[15:2] in LGIR[15:12] and Mask[7:2] in LGIR[23:18]. */
92 lgir = (bridge_base & LPC_LGIR_ADDR_MASK) | LPC_LGIR_EN;
93 lgir |= ((window_size - 1) << 16) & LPC_LGIR_AMASK_MASK;
94
Lijian Zhaoe6db1892018-04-13 16:27:38 -070095 /* Skip programming if same range already programmed. */
96 for (i = 0; i < LPC_NUM_GENERIC_IO_RANGES; i++) {
97 if (lgir == pci_read_config32(PCH_DEV_LPC,
98 LPC_GENERIC_IO_RANGE(i)))
99 return;
100 }
101
102 lgir_reg_num = find_unused_pmio_window();
103 if (lgir_reg_num < 0) {
104 printk(BIOS_ERR,
105 "LPC: Cannot open IO window: %llx size %llx\n",
106 bridge_base, size - bridged_size);
107 printk(BIOS_ERR, "No more IO windows\n");
108 return;
109 }
110 lgir_reg_offset = LPC_GENERIC_IO_RANGE(lgir_reg_num);
111
Ravi Sarawadiefa606b2017-08-04 16:26:09 -0700112 pci_write_config32(PCH_DEV_LPC, lgir_reg_offset, lgir);
113
114 printk(BIOS_DEBUG,
115 "LPC: Opened IO window LGIR%d: base %llx size %x\n",
116 lgir_reg_num, bridge_base, window_size);
117
118 bridged_size += window_size;
119 bridge_base += window_size;
120 }
121}
122
123void lpc_open_mmio_window(uintptr_t base, size_t size)
124{
125 uint32_t lgmr;
126
127 lgmr = pci_read_config32(PCH_DEV_LPC, LPC_GENERIC_MEM_RANGE);
128
129 if (lgmr & LPC_LGMR_EN) {
130 printk(BIOS_ERR,
131 "LPC: Cannot open window to resource %lx size %zx\n",
132 base, size);
133 printk(BIOS_ERR, "LPC: MMIO window already in use\n");
134 return;
135 }
136
137 if (size > LPC_LGMR_WINDOW_SIZE) {
138 printk(BIOS_WARNING,
139 "LPC: Resource %lx size %zx larger than window(%x)\n",
140 base, size, LPC_LGMR_WINDOW_SIZE);
141 }
142
143 lgmr = (base & LPC_LGMR_ADDR_MASK) | LPC_LGMR_EN;
144
145 pci_write_config32(PCH_DEV_LPC, LPC_GENERIC_MEM_RANGE, lgmr);
146}
147
148bool lpc_fits_fixed_mmio_window(uintptr_t base, size_t size)
149{
150 resource_t res_end, range_end;
151 const struct lpc_mmio_range *range;
152 const struct lpc_mmio_range *lpc_fixed_mmio_ranges =
153 soc_get_fixed_mmio_ranges();
154
155 for (range = lpc_fixed_mmio_ranges; range->size; range++) {
156 range_end = range->base + range->size;
157 res_end = base + size;
158
159 if ((base >= range->base) && (res_end <= range_end)) {
160 printk(BIOS_DEBUG,
161 "Resource %lx size %zx fits in fixed window"
162 " %lx size %zx\n",
163 base, size, range->base, range->size);
164 return true;
165 }
166 }
167 return false;
168}
169
170/*
171 * Set FAST_SPIBAR BIOS Control register based on input bit field.
172 */
173static void lpc_set_bios_control_reg(uint8_t bios_cntl_bit)
174{
Elyes HAOUAS68c851b2018-06-12 22:06:09 +0200175 pci_devfn_t dev = PCH_DEV_LPC;
Ravi Sarawadiefa606b2017-08-04 16:26:09 -0700176 uint8_t bc_cntl;
177
Jonathan Neuschäfer3a182f72017-09-23 17:09:36 +0200178 assert(IS_POWER_OF_2(bios_cntl_bit));
Ravi Sarawadiefa606b2017-08-04 16:26:09 -0700179 bc_cntl = pci_read_config8(dev, LPC_BIOS_CNTL);
180 bc_cntl |= bios_cntl_bit;
181 pci_write_config8(dev, LPC_BIOS_CNTL, bc_cntl);
182
183 /*
184 * Ensure an additional read back after performing lock down
185 */
186 pci_read_config8(PCH_DEV_LPC, LPC_BIOS_CNTL);
187}
188
189/*
190* Set LPC BIOS Control BILD bit.
191*/
192void lpc_set_bios_interface_lock_down(void)
193{
194 lpc_set_bios_control_reg(LPC_BC_BILD);
195}
196
197/*
198* Set LPC BIOS Control LE bit.
199*/
200void lpc_set_lock_enable(void)
201{
202 lpc_set_bios_control_reg(LPC_BC_LE);
203}
204
205/*
206* Set LPC BIOS Control EISS bit.
207*/
208void lpc_set_eiss(void)
209{
210 lpc_set_bios_control_reg(LPC_BC_EISS);
211}
212
213/*
214* Set LPC Serial IRQ mode.
215*/
216void lpc_set_serirq_mode(enum serirq_mode mode)
217{
Elyes HAOUAS68c851b2018-06-12 22:06:09 +0200218 pci_devfn_t dev = PCH_DEV_LPC;
Ravi Sarawadiefa606b2017-08-04 16:26:09 -0700219 uint8_t scnt;
220
221 scnt = pci_read_config8(dev, LPC_SERIRQ_CTL);
222 scnt &= ~(LPC_SCNT_EN | LPC_SCNT_MODE);
223
224 switch (mode) {
225 case SERIRQ_QUIET:
226 scnt |= LPC_SCNT_EN;
227 break;
228 case SERIRQ_CONTINUOUS:
229 scnt |= LPC_SCNT_EN | LPC_SCNT_MODE;
230 break;
231 case SERIRQ_OFF:
232 default:
233 break;
234 }
235
236 pci_write_config8(dev, LPC_SERIRQ_CTL, scnt);
237}
238
Ravi Sarawadiefa606b2017-08-04 16:26:09 -0700239void lpc_io_setup_comm_a_b(void)
240{
Subrata Banikd83face2018-03-08 14:04:52 +0530241 /* ComA Range 3F8h-3FFh [2:0] */
242 uint16_t com_ranges = LPC_IOD_COMA_RANGE;
243 uint16_t com_enable = LPC_IOE_COMA_EN;
244
245 /* ComB Range 2F8h-2FFh [6:4] */
Julius Wernercd49cce2019-03-05 16:53:33 -0800246 if (CONFIG(SOC_INTEL_COMMON_BLOCK_LPC_COMB_ENABLE)) {
Subrata Banikd83face2018-03-08 14:04:52 +0530247 com_ranges |= LPC_IOD_COMB_RANGE;
248 com_enable |= LPC_IOE_COMB_EN;
249 }
250
251 /* Setup I/O Decode Range Register for LPC */
252 pci_write_config16(PCH_DEV_LPC, LPC_IO_DECODE, com_ranges);
Ravi Sarawadiefa606b2017-08-04 16:26:09 -0700253 /* Enable ComA and ComB Port */
Subrata Banikd83face2018-03-08 14:04:52 +0530254 lpc_enable_fixed_io_ranges(com_enable);
Ravi Sarawadiefa606b2017-08-04 16:26:09 -0700255}
Ravi Sarawadia9b5a392017-09-20 13:46:19 -0700256
257static void lpc_set_gen_decode_range(
258 uint32_t gen_io_dec[LPC_NUM_GENERIC_IO_RANGES])
259{
260 size_t i;
261
262 /* Set in PCI generic decode range registers */
263 for (i = 0; i < LPC_NUM_GENERIC_IO_RANGES; i++)
264 pci_write_config32(PCH_DEV_LPC, LPC_GENERIC_IO_RANGE(i),
265 gen_io_dec[i]);
266}
267
Ravi Sarawadia9b5a392017-09-20 13:46:19 -0700268void pch_enable_lpc(void)
269{
270 /* Lookup device tree in romstage */
271 const struct device *dev;
272 uint32_t gen_io_dec[LPC_NUM_GENERIC_IO_RANGES];
273
Kyösti Mälkkic70eed12018-05-22 02:18:00 +0300274 dev = pcidev_on_root(PCH_DEV_SLOT_LPC, 0);
Kyösti Mälkki8950cfb2019-07-13 22:16:25 +0300275 if (!dev)
Ravi Sarawadia9b5a392017-09-20 13:46:19 -0700276 return;
277
278 soc_get_gen_io_dec_range(dev, gen_io_dec);
279 lpc_set_gen_decode_range(gen_io_dec);
280 soc_setup_dmi_pcr_io_dec(gen_io_dec);
Subrata Banik42c44c22019-05-15 20:27:04 +0530281 if (ENV_PAYLOAD_LOADER)
Subrata Banik0d866f82020-02-18 11:20:30 +0530282 soc_pch_pirq_init(dev);
Ravi Sarawadia9b5a392017-09-20 13:46:19 -0700283}
284
285void lpc_enable_pci_clk_cntl(void)
286{
287 pci_write_config8(PCH_DEV_LPC, LPC_PCCTL, LPC_PCCTL_CLKRUN_EN);
288}
Nico Huberdbcf2932018-11-28 15:29:00 +0100289
290void lpc_disable_clkrun(void)
291{
292 const uint8_t pcctl = pci_read_config8(PCH_DEV_LPC, LPC_PCCTL);
293 pci_write_config8(PCH_DEV_LPC, LPC_PCCTL, pcctl & ~LPC_PCCTL_CLKRUN_EN);
294}