blob: ee8e9eb2b288dc00999f95dff52ce7eb44b7c1ee [file] [log] [blame]
Elyes HAOUASf7b2fe62020-05-07 12:38:15 +02001# SPDX-License-Identifier: GPL-2.0-only
Mariusz Szafranskia4041332017-08-02 17:28:17 +02002
3config SOC_INTEL_DENVERTON_NS
4 bool
5 help
6 Intel Denverton-NS SoC support
7
8if SOC_INTEL_DENVERTON_NS
9
Julien Viard de Galbert1c33f742020-11-07 23:40:43 +010010config CPU_INTEL_NUM_FIT_ENTRIES
11 int
12 default 1
13
Mariusz Szafranskia4041332017-08-02 17:28:17 +020014config CPU_SPECIFIC_OPTIONS
15 def_bool y
Angel Ponsa32df262020-09-25 10:20:11 +020016 select ARCH_ALL_STAGES_X86_32
Mariusz Szafranskia4041332017-08-02 17:28:17 +020017 select BOOT_DEVICE_SUPPORTS_WRITES
Nico Huber371a6672018-11-13 22:06:40 +010018 select DEBUG_GPIO
Mariusz Szafranskia4041332017-08-02 17:28:17 +020019 select SOC_INTEL_COMMON
20 select SOC_INTEL_COMMON_RESET
21 select PLATFORM_USES_FSP2_0
Mariusz Szafranskia4041332017-08-02 17:28:17 +020022 select IOAPIC
Johanna Schander8a6e0362019-12-08 15:54:09 +010023 select HAVE_INTEL_FSP_REPO
Mariusz Szafranskia4041332017-08-02 17:28:17 +020024 select HAVE_SMI_HANDLER
Mariusz Szafranskia4041332017-08-02 17:28:17 +020025 select CACHE_MRC_SETTINGS
Julien Viard de Galbert3ac3a682018-03-29 11:36:21 +020026 select PCR_COMMON_IOSF_1_0
Julien Viard de Galbert1c33f742020-11-07 23:40:43 +010027 select SUPPORT_CPU_UCODE_IN_CBFS
Stefan Tauneref8b9572018-09-06 00:34:28 +020028 select INTEL_DESCRIPTOR_MODE_CAPABLE
Mariusz Szafranskia4041332017-08-02 17:28:17 +020029 select SOC_INTEL_COMMON_BLOCK
Julien Viard de Galbert5a1f5402018-02-08 14:03:28 +010030 select SOC_INTEL_COMMON_BLOCK_CPU
Julien Viard de Galbertcf2b72f2018-04-05 11:24:45 +020031 select SOC_INTEL_COMMON_BLOCK_ACPI
Julien Viard de Galbert2912e8e2018-08-14 16:15:26 +020032 select SOC_INTEL_COMMON_BLOCK_PMC
33 select ACPI_INTEL_HARDWARE_SLEEP_VALUES
Mariusz Szafranskia4041332017-08-02 17:28:17 +020034 select SOC_INTEL_COMMON_BLOCK_FAST_SPI
Julien Viard de Galbert3ac3a682018-03-29 11:36:21 +020035 select SOC_INTEL_COMMON_BLOCK_GPIO
Julien Viard de Galbert3ac3a682018-03-29 11:36:21 +020036 select SOC_INTEL_COMMON_BLOCK_PCR
Mariusz Szafranskia4041332017-08-02 17:28:17 +020037 select TSC_MONOTONIC_TIMER
38 select TSC_SYNC_MFENCE
39 select UDELAY_TSC
Subrata Banik74558812018-01-25 11:41:04 +053040 select UDK_2015_BINDING
Michael Niewöhner63032432020-10-11 17:34:54 +020041 select CPU_INTEL_COMMON
Vanessa Eusebiocd979822018-06-06 13:12:53 -070042 select CPU_INTEL_FIRMWARE_INTERFACE_TABLE
Felix Singere0b74a12020-03-03 22:39:02 +010043 select SUPPORT_CPU_UCODE_IN_CBFS
Arthur Heymans06eecfe2021-06-10 15:33:56 +020044 select FSP_T_XIP if FSP_CAR
45 select FSP_M_XIP
Mariusz Szafranskia4041332017-08-02 17:28:17 +020046
Andrey Petrovdafd5142019-12-30 09:58:47 -080047config MMCONF_BASE_ADDRESS
Andrey Petrovdafd5142019-12-30 09:58:47 -080048 default 0xe0000000
49
Felix Singerfdccfc62019-01-15 07:29:57 +010050config FSP_HEADER_PATH
Felix Singerfdccfc62019-01-15 07:29:57 +010051 default "3rdparty/fsp/DenvertonNSFspBinPkg/Include/"
52
53config FSP_FD_PATH
Felix Singerfdccfc62019-01-15 07:29:57 +010054 default "3rdparty/fsp/DenvertonNSFspBinPkg/FspBin/DenvertonNSFsp.fd"
55
Mariusz Szafranskia4041332017-08-02 17:28:17 +020056# CAR memory layout on DENVERTON_NS hardware:
57## CAR base address - 0xfef00000
58## CAR size 1MB - 0x100 (0xfff00)
59## coreboot usage:
60## DCACHE base - 0xfef00000
61## DCACHE size - 0xb0000
62## FSP usage:
63## FSP base - 0xfefb0000
64## FSP size - 0x50000 - 0x100 (0x4ff00)
65config MAX_CPUS
66 int
67 default 16
68
Julien Viard de Galbert3ac3a682018-03-29 11:36:21 +020069config PCR_BASE_ADDRESS
70 hex
71 default 0xfd000000
72 help
73 This option allows you to select MMIO Base Address of sideband bus.
74
Mariusz Szafranskia4041332017-08-02 17:28:17 +020075config DCACHE_RAM_BASE
76 hex
77 default 0xfef00000
78
79config DCACHE_RAM_SIZE
80 hex
81 default 0xb0000 if FSP_CAR
82 default 0x100000 if !FSP_CAR
83
84config DCACHE_BSP_STACK_SIZE
85 hex
86 default 0x10000
87
Julien Viard de Galbert5a1f5402018-02-08 14:03:28 +010088config CPU_BCLK_MHZ
89 int
90 default 100
91
Mariusz Szafranskia4041332017-08-02 17:28:17 +020092config SMM_TSEG_SIZE
93 hex
94 default 0x200000
95
96config SMM_RESERVED_SIZE
97 hex
98 default 0x000000
99
100config IQAT_ENABLE
101 bool "Enable IQAT"
102 default y
103
Mariusz Szafranskia4041332017-08-02 17:28:17 +0200104config HSUART_DEV
105 hex
106 default 0x1a
107
Mariusz Szafranskia4041332017-08-02 17:28:17 +0200108choice
109 prompt "UART mode selection"
110 default NON_LEGACY_UART_MODE
111
112config NON_LEGACY_UART_MODE
113 bool "Non Legacy Mode"
114 help
115 Disable legacy UART mode
116
117config LEGACY_UART_MODE
118 bool "Legacy Mode"
119 help
120 Enable legacy UART mode
Julien Viard de Galbert1c33f742020-11-07 23:40:43 +0100121 select CONSOLE_SERIAL
122 select DRIVERS_UART
123 select DRIVERS_UART_8250IO
Mariusz Szafranskia4041332017-08-02 17:28:17 +0200124endchoice
125
126config ENABLE_HSUART
Nico Huber3eb720c2018-11-11 00:27:41 +0100127 depends on NON_LEGACY_UART_MODE
Mariusz Szafranskia4041332017-08-02 17:28:17 +0200128 bool "Enable High-speed UART debug port selected by UART_FOR_CONSOLE."
129 default n
130 select CONSOLE_SERIAL
131 select DRIVERS_UART
132 select DRIVERS_UART_8250MEM
133
134config CONSOLE_UART_BASE_ADDRESS
135 depends on ENABLE_HSUART
136 hex "MMIO base address for UART"
137 default 0xd4000000
138
Julien Viard de Galbert1c33f742020-11-07 23:40:43 +0100139choice
140 prompt "Cache-as-ram implementation"
141 default USE_DENVERTON_NS_CAR_NEM_ENHANCED
142 help
143 This option allows you to select how cache-as-ram (CAR) is set up.
144
145config USE_DENVERTON_NS_CAR_NEM_ENHANCED
Mariusz Szafranskia4041332017-08-02 17:28:17 +0200146 bool "Enhanced Non-evict mode"
Mariusz Szafranskia4041332017-08-02 17:28:17 +0200147 select SOC_INTEL_COMMON_BLOCK_CAR
Shreesh Chhabbi87c7ec72020-12-03 14:07:15 -0800148 select INTEL_CAR_NEM_ENHANCED
Mariusz Szafranskia4041332017-08-02 17:28:17 +0200149 help
150 A current limitation of NEM (Non-Evict mode) is that code and data sizes
151 are derived from the requirement to not write out any modified cache line.
152 With NEM, if there is no physical memory behind the cached area,
153 the modified data will be lost and NEM results will be inconsistent.
154 ENHANCED NEM guarantees that modified data is always
155 kept in cache while clean data is replaced.
156
Julien Viard de Galbert1c33f742020-11-07 23:40:43 +0100157config USE_DENVERTON_NS_FSP_CAR
158 bool "Use FSP CAR"
159 select FSP_CAR
160 help
161 Use FSP APIs to initialize and tear down the Cache-As-Ram.
162
163endchoice
164
Mariusz Szafranskia4041332017-08-02 17:28:17 +0200165endif ## SOC_INTEL_DENVERTON_NS