blob: 0b085cf6da76d5122c01e8340cf7ccd4e4deddaa [file] [log] [blame]
Angel Pons4b429832020-04-02 23:48:50 +02001/* SPDX-License-Identifier: GPL-2.0-only */
Damien Zammit43a1f782015-08-19 15:16:59 +10002
3#define __SIMPLE_DEVICE__
4
Damien Zammit5680faf2016-01-22 22:12:30 +11005#include <cbmem.h>
Damien Zammit43a1f782015-08-19 15:16:59 +10006#include <commonlib/helpers.h>
Kyösti Mälkkia963acd2019-08-16 20:34:25 +03007#include <arch/romstage.h>
Kyösti Mälkkif1b58b72019-03-01 13:43:02 +02008#include <device/pci_ops.h>
Damien Zammit43a1f782015-08-19 15:16:59 +10009#include <device/pci_def.h>
10#include <console/console.h>
Kyösti Mälkki823020d2016-07-22 22:53:19 +030011#include <cpu/x86/mtrr.h>
Kyösti Mälkkid53fd702019-08-14 06:25:55 +030012#include <cpu/x86/smm.h>
Damien Zammit43a1f782015-08-19 15:16:59 +100013#include <northbridge/intel/x4x/x4x.h>
Kyösti Mälkki823020d2016-07-22 22:53:19 +030014#include <program_loading.h>
Kyösti Mälkkif091f4d2019-08-14 03:49:21 +030015#include <cpu/intel/smm_reloc.h>
Elyes HAOUAS030d3382021-02-12 08:17:35 +010016#include <types.h>
Damien Zammit43a1f782015-08-19 15:16:59 +100017
18/** Decodes used Graphics Mode Select (GMS) to kilobytes. */
19u32 decode_igd_memory_size(const u32 gms)
20{
Angel Ponsdd7ce4e2021-03-26 23:21:02 +010021 static const u16 ggc2uma[] = {0, 1, 4, 8, 16, 32, 48, 64, 128, 256, 96, 160, 224, 352};
Damien Zammit43a1f782015-08-19 15:16:59 +100022
Jacob Garberf74f6cb2019-04-08 17:54:35 -060023 if (gms >= ARRAY_SIZE(ggc2uma))
Damien Zammit43a1f782015-08-19 15:16:59 +100024 die("Bad Graphics Mode Select (GMS) setting.\n");
25
26 return ggc2uma[gms] << 10;
27}
28
29/** Decodes used GTT Graphics Memory Size (GGMS) to kilobytes. */
30u32 decode_igd_gtt_size(const u32 gsm)
31{
Angel Ponsdd7ce4e2021-03-26 23:21:02 +010032 static const u8 ggc2gtt[] = {0, 1, 0, 2, 0, 0, 0, 0, 0, 2, 3, 4};
Damien Zammit43a1f782015-08-19 15:16:59 +100033
Jacob Garberf74f6cb2019-04-08 17:54:35 -060034 if (gsm >= ARRAY_SIZE(ggc2gtt))
Damien Zammit43a1f782015-08-19 15:16:59 +100035 die("Bad GTT Graphics Memory Size (GGMS) setting.\n");
36
37 return ggc2gtt[gsm] << 10;
38}
39
Arthur Heymans4c65bfc2018-04-10 13:34:24 +020040/** Decodes used TSEG size to bytes. */
41u32 decode_tseg_size(const u32 esmramc)
42{
43 if (!(esmramc & 1))
44 return 0;
45
46 switch ((esmramc >> 1) & 3) {
47 case 0:
48 return 1 << 20;
49 case 1:
50 return 2 << 20;
51 case 2:
52 return 8 << 20;
53 case 3:
54 default:
55 die("Bad TSEG setting.\n");
56 }
57}
58
Kyösti Mälkkid53fd702019-08-14 06:25:55 +030059static size_t northbridge_get_tseg_size(void)
Arthur Heymans4c65bfc2018-04-10 13:34:24 +020060{
Angel Ponsd1c590a2020-08-03 16:01:39 +020061 const u8 esmramc = pci_read_config8(HOST_BRIDGE, D0F0_ESMRAMC);
Arthur Heymans4c65bfc2018-04-10 13:34:24 +020062 return decode_tseg_size(esmramc);
63}
64
Kyösti Mälkkid53fd702019-08-14 06:25:55 +030065static uintptr_t northbridge_get_tseg_base(void)
Arthur Heymans4c65bfc2018-04-10 13:34:24 +020066{
Angel Ponsd1c590a2020-08-03 16:01:39 +020067 return pci_read_config32(HOST_BRIDGE, D0F0_TSEG);
Arthur Heymans4c65bfc2018-04-10 13:34:24 +020068}
69
Kyösti Mälkki811932a2016-07-22 22:53:19 +030070/* Depending of UMA and TSEG configuration, TSEG might start at any
Elyes HAOUAS64f6b712018-08-07 12:16:56 +020071 * 1 MiB alignment. As this may cause very greedy MTRR setup, push
Kyösti Mälkki811932a2016-07-22 22:53:19 +030072 * CBMEM top downwards to 4 MiB boundary.
73 */
Elyes Haouas799c3212022-11-09 14:00:44 +010074uintptr_t cbmem_top_chipset(void)
Damien Zammit5680faf2016-01-22 22:12:30 +110075{
Elyes Haouas799c3212022-11-09 14:00:44 +010076 return ALIGN_DOWN(northbridge_get_tseg_base(), 4*MiB);
Damien Zammit5680faf2016-01-22 22:12:30 +110077}
Kyösti Mälkkia4ffe9d2016-06-27 13:24:11 +030078
Kyösti Mälkkid53fd702019-08-14 06:25:55 +030079void smm_region(uintptr_t *start, size_t *size)
Kyösti Mälkkiaba8fb12019-08-02 06:11:28 +030080{
Kyösti Mälkkid53fd702019-08-14 06:25:55 +030081 *start = northbridge_get_tseg_base();
82 *size = northbridge_get_tseg_size();
Kyösti Mälkkiaba8fb12019-08-02 06:11:28 +030083}
84
Kyösti Mälkki5bc641a2019-08-09 09:37:49 +030085void fill_postcar_frame(struct postcar_frame *pcf)
Kyösti Mälkkia4ffe9d2016-06-27 13:24:11 +030086{
Kyösti Mälkki823020d2016-07-22 22:53:19 +030087 uintptr_t top_of_ram;
88
Elyes HAOUASef906092020-02-20 19:41:17 +010089 /* Cache 8 MiB region below the top of RAM and 2 MiB above top of
90 * RAM to cover both cbmem as the TSEG region.
Kyösti Mälkki823020d2016-07-22 22:53:19 +030091 */
92 top_of_ram = (uintptr_t)cbmem_top();
Kyösti Mälkki5bc641a2019-08-09 09:37:49 +030093 postcar_frame_add_mtrr(pcf, top_of_ram - 8*MiB, 8*MiB,
Arthur Heymans4c65bfc2018-04-10 13:34:24 +020094 MTRR_TYPE_WRBACK);
Kyösti Mälkki5bc641a2019-08-09 09:37:49 +030095 postcar_frame_add_mtrr(pcf, northbridge_get_tseg_base(),
Arthur Heymans4c65bfc2018-04-10 13:34:24 +020096 northbridge_get_tseg_size(), MTRR_TYPE_WRBACK);
Kyösti Mälkkia4ffe9d2016-06-27 13:24:11 +030097}