blob: f835e689901750e31993ed9e5675cacc22445b0f [file] [log] [blame]
Angel Pons182dbde2020-04-02 23:49:05 +02001/* SPDX-License-Identifier: GPL-2.0-only */
Stefan Reinauer679c9f92009-01-20 22:54:59 +00002
3#include <console/console.h>
4#include <device/device.h>
5#include <device/pci.h>
6#include <device/pci_ids.h>
7#include <device/pci_ops.h>
Kyösti Mälkki13f66502019-03-03 08:01:05 +02008#include <device/mmio.h>
Stefan Reinauer679c9f92009-01-20 22:54:59 +00009#include <delay.h>
Vladimir Serbinenko75c83872014-09-05 01:01:31 +020010#include <device/azalia_device.h>
Kyösti Mälkki12b121c2019-08-18 16:33:39 +030011#include "chip.h"
Stefan Reinauer679c9f92009-01-20 22:54:59 +000012#include "i82801gx.h"
13
14#define HDA_ICII_REG 0x68
Andrew Wuae8d0692013-08-02 19:29:17 +080015#define HDA_ICII_BUSY (1 << 0)
16#define HDA_ICII_VALID (1 << 1)
Stefan Reinauer679c9f92009-01-20 22:54:59 +000017
Stefan Reinauera8e11682009-03-11 14:54:18 +000018typedef struct southbridge_intel_i82801gx_config config_t;
19
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -080020static int set_bits(void *port, u32 mask, u32 val)
Stefan Reinauer679c9f92009-01-20 22:54:59 +000021{
Stefan Reinauera8e11682009-03-11 14:54:18 +000022 u32 reg32;
Stefan Reinauer679c9f92009-01-20 22:54:59 +000023 int count;
24
Stefan Reinauera8e11682009-03-11 14:54:18 +000025 /* Write (val & mask) to port */
Stefan Reinauer679c9f92009-01-20 22:54:59 +000026 val &= mask;
Stefan Reinauer9fe4d792010-01-16 17:53:38 +000027 reg32 = read32(port);
Stefan Reinauera8e11682009-03-11 14:54:18 +000028 reg32 &= ~mask;
29 reg32 |= val;
Stefan Reinauer9fe4d792010-01-16 17:53:38 +000030 write32(port, reg32);
Stefan Reinauer679c9f92009-01-20 22:54:59 +000031
Elyes HAOUAS92646ea2020-04-04 13:43:03 +020032 /* Wait for readback of register to match what was just written to it */
Stefan Reinauer679c9f92009-01-20 22:54:59 +000033 count = 50;
34 do {
Stefan Reinauera8e11682009-03-11 14:54:18 +000035 /* Wait 1ms based on BKDG wait time */
36 mdelay(1);
Stefan Reinauer9fe4d792010-01-16 17:53:38 +000037 reg32 = read32(port);
Stefan Reinauera8e11682009-03-11 14:54:18 +000038 reg32 &= mask;
39 } while ((reg32 != val) && --count);
Stefan Reinauer679c9f92009-01-20 22:54:59 +000040
Stefan Reinauer0a58a7b2010-10-10 21:15:01 +000041 /* Timeout occurred */
Stefan Reinauer679c9f92009-01-20 22:54:59 +000042 if (!count)
43 return -1;
Stefan Reinauer679c9f92009-01-20 22:54:59 +000044 return 0;
45}
46
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -080047static int codec_detect(u8 *base)
Stefan Reinauer679c9f92009-01-20 22:54:59 +000048{
Stefan Reinauera8e11682009-03-11 14:54:18 +000049 u32 reg32;
Stefan Reinauer679c9f92009-01-20 22:54:59 +000050
Stefan Reinauera8e11682009-03-11 14:54:18 +000051 /* Set Bit0 to 0 to enter reset state (BAR + 0x8)[0] */
Stefan Reinauer109ab312009-08-12 16:08:05 +000052 if (set_bits(base + 0x08, 1, 0) == -1)
Stefan Reinauera8e11682009-03-11 14:54:18 +000053 goto no_codec;
Stefan Reinauer679c9f92009-01-20 22:54:59 +000054
Stefan Reinauera8e11682009-03-11 14:54:18 +000055 /* Set Bit 0 to 1 to exit reset state (BAR + 0x8)[0] */
Stefan Reinauer109ab312009-08-12 16:08:05 +000056 if (set_bits(base + 0x08, 1, 1) == -1)
Stefan Reinauera8e11682009-03-11 14:54:18 +000057 goto no_codec;
Stefan Reinauer679c9f92009-01-20 22:54:59 +000058
Stefan Reinauera8e11682009-03-11 14:54:18 +000059 /* Read in Codec location (BAR + 0xe)[2..0]*/
Stefan Reinauer9fe4d792010-01-16 17:53:38 +000060 reg32 = read32(base + 0xe);
Stefan Reinauera8e11682009-03-11 14:54:18 +000061 reg32 &= 0x0f;
62 if (!reg32)
63 goto no_codec;
Stefan Reinauer109ab312009-08-12 16:08:05 +000064
Stefan Reinauera8e11682009-03-11 14:54:18 +000065 return reg32;
66
67no_codec:
68 /* Codec Not found */
69 /* Put HDA back in reset (BAR + 0x8) [0] */
Stefan Reinauer679c9f92009-01-20 22:54:59 +000070 set_bits(base + 0x08, 1, 0);
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +000071 printk(BIOS_DEBUG, "Azalia: No codec!\n");
Stefan Reinauera8e11682009-03-11 14:54:18 +000072 return 0;
Stefan Reinauer679c9f92009-01-20 22:54:59 +000073}
74
Arthur Heymans3f111b02017-03-09 12:02:52 +010075static u32 find_verb(struct device *dev, u32 viddid, const u32 **verb)
Stefan Reinauer679c9f92009-01-20 22:54:59 +000076{
Arthur Heymans3f111b02017-03-09 12:02:52 +010077 int idx = 0;
Stefan Reinauer14e22772010-04-27 06:56:47 +000078
Stefan Reinaueraca6ec62009-10-26 17:12:21 +000079 while (idx < (cim_verb_data_size / sizeof(u32))) {
80 u32 verb_size = 4 * cim_verb_data[idx+2]; // in u32
81 if (cim_verb_data[idx] != viddid) {
82 idx += verb_size + 3; // skip verb + header
83 continue;
84 }
85 *verb = &cim_verb_data[idx+3];
86 return verb_size;
Stefan Reinauera8e11682009-03-11 14:54:18 +000087 }
88
Stefan Reinaueraca6ec62009-10-26 17:12:21 +000089 /* Not all codecs need to load another verb */
90 return 0;
Stefan Reinauer679c9f92009-01-20 22:54:59 +000091}
92
93/**
Stefan Reinauer0a58a7b2010-10-10 21:15:01 +000094 * Wait 50usec for the codec to indicate it is ready
Stefan Reinauer679c9f92009-01-20 22:54:59 +000095 * no response would imply that the codec is non-operative
96 */
97
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -080098static int wait_for_ready(u8 *base)
Stefan Reinauer679c9f92009-01-20 22:54:59 +000099{
Elyes HAOUAS92646ea2020-04-04 13:43:03 +0200100 /* Use a 50 usec timeout - the Linux kernel uses the same duration */
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000101 int timeout = 50;
102
Elyes HAOUASba28e8d2016-08-31 19:22:16 +0200103 while (timeout--) {
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -0800104 u32 reg32 = read32(base + HDA_ICII_REG);
Stefan Reinauera8e11682009-03-11 14:54:18 +0000105 if (!(reg32 & HDA_ICII_BUSY))
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000106 return 0;
107 udelay(1);
108 }
109
110 return -1;
111}
112
113/**
Elyes HAOUAS92646ea2020-04-04 13:43:03 +0200114 * Wait 50usec for the codec to indicate that it accepted the previous command.
115 * No response would imply that the code is non-operative.
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000116 */
117
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -0800118static int wait_for_valid(u8 *base)
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000119{
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000120 u32 reg32;
121
122 /* Send the verb to the codec */
Stefan Reinauer9fe4d792010-01-16 17:53:38 +0000123 reg32 = read32(base + 0x68);
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000124 reg32 |= (1 << 0) | (1 << 1);
Stefan Reinauer9fe4d792010-01-16 17:53:38 +0000125 write32(base + 0x68, reg32);
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000126
Elyes HAOUAS92646ea2020-04-04 13:43:03 +0200127 /* Use a 50 usec timeout - the Linux kernel uses the same duration */
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000128
129 int timeout = 50;
Elyes HAOUASba28e8d2016-08-31 19:22:16 +0200130 while (timeout--) {
Stefan Reinauer9fe4d792010-01-16 17:53:38 +0000131 reg32 = read32(base + HDA_ICII_REG);
Elyes HAOUAS92646ea2020-04-04 13:43:03 +0200132 if ((reg32 & (HDA_ICII_VALID | HDA_ICII_BUSY)) == HDA_ICII_VALID)
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000133 return 0;
134 udelay(1);
135 }
136
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000137 return -1;
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000138}
139
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -0800140static void codec_init(struct device *dev, u8 *base, int addr)
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000141{
Stefan Reinauera8e11682009-03-11 14:54:18 +0000142 u32 reg32;
Stefan Reinauerc4f1a772010-06-05 10:03:08 +0000143 const u32 *verb;
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000144 u32 verb_size;
145 int i;
146
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000147 printk(BIOS_DEBUG, "Azalia: Initializing codec #%d\n", addr);
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000148
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000149 /* 1 */
150 if (wait_for_ready(base) == -1)
151 return;
152
Stefan Reinauera8e11682009-03-11 14:54:18 +0000153 reg32 = (addr << 28) | 0x000f0000;
Stefan Reinauer9fe4d792010-01-16 17:53:38 +0000154 write32(base + 0x60, reg32);
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000155
156 if (wait_for_valid(base) == -1)
157 return;
158
Stefan Reinauer9fe4d792010-01-16 17:53:38 +0000159 reg32 = read32(base + 0x64);
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000160
161 /* 2 */
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000162 printk(BIOS_DEBUG, "Azalia: codec viddid: %08x\n", reg32);
Stefan Reinauera8e11682009-03-11 14:54:18 +0000163 verb_size = find_verb(dev, reg32, &verb);
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000164
165 if (!verb_size) {
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000166 printk(BIOS_DEBUG, "Azalia: No verb!\n");
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000167 return;
168 }
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000169 printk(BIOS_DEBUG, "Azalia: verb_size: %d\n", verb_size);
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000170
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000171 /* 3 */
172 for (i = 0; i < verb_size; i++) {
173 if (wait_for_ready(base) == -1)
174 return;
175
Stefan Reinauer9fe4d792010-01-16 17:53:38 +0000176 write32(base + 0x60, verb[i]);
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000177
178 if (wait_for_valid(base) == -1)
179 return;
180 }
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000181 printk(BIOS_DEBUG, "Azalia: verb loaded.\n");
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000182}
183
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -0800184static void codecs_init(struct device *dev, u8 *base, u32 codec_mask)
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000185{
186 int i;
187 for (i = 2; i >= 0; i--) {
188 if (codec_mask & (1 << i))
Stefan Reinauera8e11682009-03-11 14:54:18 +0000189 codec_init(dev, base, i);
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000190 }
191}
192
193static void azalia_init(struct device *dev)
194{
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -0800195 u8 *base;
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000196 struct resource *res;
197 u32 codec_mask;
Stefan Reinauera8e11682009-03-11 14:54:18 +0000198 u8 reg8;
199 u32 reg32;
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000200
Stefan Reinauera8e11682009-03-11 14:54:18 +0000201 // ESD
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300202 reg32 = pci_read_config32(dev, 0x134);
Stefan Reinauera8e11682009-03-11 14:54:18 +0000203 reg32 &= 0xff00ffff;
204 reg32 |= (2 << 16);
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300205 pci_write_config32(dev, 0x134, reg32);
Stefan Reinauera8e11682009-03-11 14:54:18 +0000206
207 // Link1 description
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300208 reg32 = pci_read_config32(dev, 0x140);
Stefan Reinauera8e11682009-03-11 14:54:18 +0000209 reg32 &= 0xff00ffff;
210 reg32 |= (2 << 16);
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300211 pci_write_config32(dev, 0x140, reg32);
Stefan Reinauera8e11682009-03-11 14:54:18 +0000212
213 // Port VC0 Resource Control Register
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300214 reg32 = pci_read_config32(dev, 0x114);
Stefan Reinauera8e11682009-03-11 14:54:18 +0000215 reg32 &= 0xffffff00;
216 reg32 |= 1;
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300217 pci_write_config32(dev, 0x114, reg32);
Stefan Reinauera8e11682009-03-11 14:54:18 +0000218
219 // VCi traffic class
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300220 reg8 = pci_read_config8(dev, 0x44);
Stefan Reinauera8e11682009-03-11 14:54:18 +0000221 reg8 |= (7 << 0); // TC7
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300222 pci_write_config8(dev, 0x44, reg8);
Stefan Reinauera8e11682009-03-11 14:54:18 +0000223
224 // VCi Resource Control
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300225 reg32 = pci_read_config32(dev, 0x120);
Stefan Reinauer109ab312009-08-12 16:08:05 +0000226 reg32 |= (1 << 31);
Stefan Reinauera8e11682009-03-11 14:54:18 +0000227 reg32 |= (1 << 24); // VCi ID
228 reg32 |= (0x80 << 0); // VCi map
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300229 pci_write_config32(dev, 0x120, reg32);
Stefan Reinauera8e11682009-03-11 14:54:18 +0000230
231 /* Set Bus Master */
Elyes HAOUAS12349252020-04-27 05:08:26 +0200232 pci_or_config16(dev, PCI_COMMAND, PCI_COMMAND_MASTER);
Stefan Reinauera8e11682009-03-11 14:54:18 +0000233
234 pci_write_config8(dev, 0x3c, 0x0a); // unused?
235
236 // TODO Actually check if we're AC97 or HDA instead of hardcoding this
Stefan Reinauer38f147e2010-02-08 12:20:50 +0000237 // here, in devicetree.cb and/or romstage.c.
Stefan Reinauera8e11682009-03-11 14:54:18 +0000238 reg8 = pci_read_config8(dev, 0x40);
239 reg8 |= (1 << 3); // Clear Clock Detect Bit
240 pci_write_config8(dev, 0x40, reg8);
241 reg8 &= ~(1 << 3); // Keep CLKDETCLR from clearing the bit over and over
242 pci_write_config8(dev, 0x40, reg8);
243 reg8 |= (1 << 2); // Enable clock detection
244 pci_write_config8(dev, 0x40, reg8);
245 mdelay(1);
246 reg8 = pci_read_config8(dev, 0x40);
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000247 printk(BIOS_DEBUG, "Azalia: codec type: %s\n", (reg8 & (1 << 1))?"Azalia":"AC97");
Stefan Reinauera8e11682009-03-11 14:54:18 +0000248
249 //
250 reg8 = pci_read_config8(dev, 0x40); // Audio Control
Stefan Reinauer38f147e2010-02-08 12:20:50 +0000251 reg8 |= 1; // Select Azalia mode. This needs to be controlled via devicetree.cb
Stefan Reinauera8e11682009-03-11 14:54:18 +0000252 pci_write_config8(dev, 0x40, reg8);
253
254 reg8 = pci_read_config8(dev, 0x4d); // Docking Status
255 reg8 &= ~(1 << 7); // Docking not supported
256 pci_write_config8(dev, 0x4d, reg8);
257#if 0
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000258 /* Set routing pin */
259 pci_write_config32(dev, 0xf8, 0x0);
260 pci_write_config8(dev, 0xfc, 0xAA);
261
262 /* Set INTA */
263 pci_write_config8(dev, 0x63, 0x0);
264
265 /* Enable azalia, disable ac97 */
266 // pm_iowrite(0x59, 0xB);
Stefan Reinauera8e11682009-03-11 14:54:18 +0000267#endif
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000268
269 res = find_resource(dev, 0x10);
270 if (!res)
271 return;
272
Stefan Reinauera8e11682009-03-11 14:54:18 +0000273 // NOTE this will break as soon as the Azalia get's a bar above
274 // 4G. Is there anything we can do about it?
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -0800275 base = res2mmio(res, 0, 0);
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000276 printk(BIOS_DEBUG, "Azalia: base = %08x\n", (u32)base);
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000277 codec_mask = codec_detect(base);
278
279 if (codec_mask) {
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000280 printk(BIOS_DEBUG, "Azalia: codec_mask = %02x\n", codec_mask);
Stefan Reinauera8e11682009-03-11 14:54:18 +0000281 codecs_init(dev, base, codec_mask);
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000282 }
283}
284
Stefan Reinauera8e11682009-03-11 14:54:18 +0000285static struct pci_operations azalia_pci_ops = {
Subrata Banik4a0f0712019-03-20 14:29:47 +0530286 .set_subsystem = pci_dev_set_subsystem,
Stefan Reinauera8e11682009-03-11 14:54:18 +0000287};
288
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000289static struct device_operations azalia_ops = {
290 .read_resources = pci_dev_read_resources,
291 .set_resources = pci_dev_set_resources,
292 .enable_resources = pci_dev_enable_resources,
293 .init = azalia_init,
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000294 .enable = i82801gx_enable,
Stefan Reinauera8e11682009-03-11 14:54:18 +0000295 .ops_pci = &azalia_pci_ops,
Stefan Reinauer679c9f92009-01-20 22:54:59 +0000296};
297
298/* 82801GB/GR/GDH/GBM/GHM (ICH7/ICH7R/ICH7DH/ICH7-M/ICH7-M DH) */
299static const struct pci_driver i82801gx_azalia __pci_driver = {
300 .ops = &azalia_ops,
301 .vendor = PCI_VENDOR_ID_INTEL,
302 .device = 0x27d8,
303};