blob: 1af3c31f224ad1d146d51ef2b29aa0ef37af02aa [file] [log] [blame]
Gabe Black5c8d3d22014-01-17 22:11:35 -08001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright 2014 Google Inc.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; version 2 of the License.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
18 */
19
20#include <arch/cache.h>
21#include <arch/cpu.h>
22#include <arch/exception.h>
Gabe Black4a12cfe2014-03-24 21:24:24 -070023#include <arch/io.h>
Gabe Black5c8d3d22014-01-17 22:11:35 -080024#include <arch/stages.h>
25#include <device/device.h>
26#include <cbfs.h>
27#include <cbmem.h>
28#include <console/console.h>
Gabe Blackc8522062014-05-06 15:44:14 -070029#include <mainboard/google/nyan/reset.h>
Aaron Durbincad7c4e2014-03-20 15:08:54 -050030#include <romstage_handoff.h>
31#include <vendorcode/google/chromeos/chromeos.h>
Tom Warren64982c502014-01-23 13:37:50 -070032#include "sdram_configs.h"
Gabe Black4a12cfe2014-03-24 21:24:24 -070033#include <soc/nvidia/tegra/i2c.h>
34#include <soc/nvidia/tegra124/chip.h>
35#include <soc/nvidia/tegra124/clk_rst.h>
Gabe Blackc8522062014-05-06 15:44:14 -070036#include <soc/nvidia/tegra124/power.h>
Gabe Black4a12cfe2014-03-24 21:24:24 -070037#include <soc/nvidia/tegra124/sdram.h>
38#include <soc/addressmap.h>
39#include <soc/clock.h>
Gabe Black5c8d3d22014-01-17 22:11:35 -080040#include <soc/display.h>
41#include <timestamp.h>
42
Gabe Black4a12cfe2014-03-24 21:24:24 -070043static struct clk_rst_ctlr *clk_rst = (void *)TEGRA_CLK_RST_BASE;
44
Gabe Black5c8d3d22014-01-17 22:11:35 -080045enum {
46 L2CTLR_ECC_PARITY = 0x1 << 21,
47 L2CTLR_TAG_RAM_LATENCY_MASK = 0x7 << 6,
48 L2CTLR_TAG_RAM_LATENCY_CYCLES_3 = 2 << 6,
49 L2CTLR_DATA_RAM_LATENCY_MASK = 0x7 << 0,
50 L2CTLR_DATA_RAM_LATENCY_CYCLES_3 = 2 << 0
51};
52
53enum {
54 L2ACTLR_FORCE_L2_LOGIC_CLOCK_ENABLE_ACTIVE = 0x1 << 27,
55 L2ACTLR_ENABLE_HAZARD_DETECT_TIMEOUT = 0x1 << 7,
56 L2ACTLR_DISABLE_CLEAN_EVICT_PUSH_EXTERNAL = 0x1 << 3
57};
58
59/* Configures L2 Control Register to use 3 cycles for DATA/TAG RAM latency. */
60static void configure_l2ctlr(void)
61{
62 uint32_t val;
63
64 val = read_l2ctlr();
65 val &= ~(L2CTLR_DATA_RAM_LATENCY_MASK | L2CTLR_TAG_RAM_LATENCY_MASK);
66 val |= (L2CTLR_DATA_RAM_LATENCY_CYCLES_3 | L2CTLR_TAG_RAM_LATENCY_CYCLES_3 |
67 L2CTLR_ECC_PARITY);
68 write_l2ctlr(val);
69}
70
71/* Configures L2 Auxiliary Control Register for Cortex A15. */
72static void configure_l2actlr(void)
73{
74 uint32_t val;
75
76 val = read_l2actlr();
77 val |= (L2ACTLR_DISABLE_CLEAN_EVICT_PUSH_EXTERNAL |
78 L2ACTLR_ENABLE_HAZARD_DETECT_TIMEOUT |
79 L2ACTLR_FORCE_L2_LOGIC_CLOCK_ENABLE_ACTIVE);
80 write_l2actlr(val);
81}
82
Gabe Black4a12cfe2014-03-24 21:24:24 -070083static void setup_pinmux(void)
84{
85 // Write protect.
86 gpio_input_pullup(GPIO(R1));
87 // Recovery mode.
88 gpio_input_pullup(GPIO(Q7));
89 // Lid switch.
90 gpio_input_pullup(GPIO(R4));
91 // Power switch.
92 gpio_input_pullup(GPIO(Q0));
93 // Developer mode.
94 gpio_input_pullup(GPIO(Q6));
95 // EC in RW.
96 gpio_input_pullup(GPIO(U4));
97
Tom Warrenc05a9052014-04-14 10:01:21 -070098 // route PU4/5 to GMI to remove conflict w/PWM1/2.
99 pinmux_set_config(PINMUX_GPIO_PU4_INDEX, PINMUX_GPIO_PU4_FUNC_NOR); //s/b GMI
100 pinmux_set_config(PINMUX_GPIO_PU5_INDEX, PINMUX_GPIO_PU5_FUNC_NOR); //s/b GMI
101
Gabe Black4a12cfe2014-03-24 21:24:24 -0700102 // SOC and TPM reset GPIO, active low.
103 gpio_output(GPIO(I5), 1);
104
105 // SPI1 MOSI
106 pinmux_set_config(PINMUX_ULPI_CLK_INDEX, PINMUX_ULPI_CLK_FUNC_SPI1 |
107 PINMUX_PULL_NONE |
108 PINMUX_INPUT_ENABLE);
109 // SPI1 MISO
110 pinmux_set_config(PINMUX_ULPI_DIR_INDEX, PINMUX_ULPI_DIR_FUNC_SPI1 |
111 PINMUX_PULL_NONE |
112 PINMUX_INPUT_ENABLE);
113 // SPI1 SCLK
114 pinmux_set_config(PINMUX_ULPI_NXT_INDEX, PINMUX_ULPI_NXT_FUNC_SPI1 |
115 PINMUX_PULL_NONE |
116 PINMUX_INPUT_ENABLE);
117 // SPI1 CS0
118 pinmux_set_config(PINMUX_ULPI_STP_INDEX, PINMUX_ULPI_STP_FUNC_SPI1 |
119 PINMUX_PULL_NONE |
120 PINMUX_INPUT_ENABLE);
121
122 // I2C3 (cam) clock.
123 pinmux_set_config(PINMUX_CAM_I2C_SCL_INDEX,
124 PINMUX_CAM_I2C_SCL_FUNC_I2C3 | PINMUX_INPUT_ENABLE);
125 // I2C3 (cam) data.
126 pinmux_set_config(PINMUX_CAM_I2C_SDA_INDEX,
127 PINMUX_CAM_I2C_SDA_FUNC_I2C3 | PINMUX_INPUT_ENABLE);
128
129 // switch unused pin to GPIO
130 gpio_set_mode(GPIO(X3), GPIO_MODE_GPIO);
131 gpio_set_mode(GPIO(X4), GPIO_MODE_GPIO);
132 gpio_set_mode(GPIO(X5), GPIO_MODE_GPIO);
133 gpio_set_mode(GPIO(X6), GPIO_MODE_GPIO);
134 gpio_set_mode(GPIO(X7), GPIO_MODE_GPIO);
135 gpio_set_mode(GPIO(W3), GPIO_MODE_GPIO);
136}
137
138static void configure_ec_spi_bus(void)
139{
Gabe Black92dfa9c2014-04-07 01:19:27 -0700140 clock_configure_source(sbc1, CLK_M, 3000);
Gabe Black4a12cfe2014-03-24 21:24:24 -0700141}
142
143static void configure_tpm_i2c_bus(void)
144{
Gabe Blackb19136f2014-03-26 21:58:06 -0700145 clock_configure_i2c_scl_freq(i2c3, PLLP, 400);
Gabe Black4a12cfe2014-03-24 21:24:24 -0700146
147 i2c_init(2);
148}
149
Julius Wernerfd9defc2014-01-21 20:11:22 -0800150static void __attribute__((noinline)) romstage(void)
Gabe Black5c8d3d22014-01-17 22:11:35 -0800151{
Kyösti Mälkkif48b38b2014-12-31 08:50:36 +0200152 timestamp_init(0);
153 timestamp_add_now(TS_START_ROMSTAGE);
Gabe Black5c8d3d22014-01-17 22:11:35 -0800154
Gabe Black5c8d3d22014-01-17 22:11:35 -0800155 configure_l2ctlr();
156 configure_l2actlr();
157
158 console_init();
159 exception_init();
160
Tom Warren64982c502014-01-23 13:37:50 -0700161 sdram_init(get_sdram_config());
162
Gabe Black5cbbc702014-02-08 05:17:38 -0800163 /* used for MMU and CBMEM setup, in MB */
Tom Warren64982c502014-01-23 13:37:50 -0700164 u32 dram_start = (CONFIG_SYS_SDRAM_BASE >> 20);
Gabe Black5cbbc702014-02-08 05:17:38 -0800165 u32 dram_end = sdram_max_addressable_mb(); /* plus one... */
166 u32 dram_size = dram_end - dram_start;
Tom Warren64982c502014-01-23 13:37:50 -0700167
Gabe Black5c8d3d22014-01-17 22:11:35 -0800168 mmu_init();
Gabe Blackb9a4b712014-03-01 03:27:00 -0800169 /* Device memory below DRAM is uncached. */
Tom Warren64982c502014-01-23 13:37:50 -0700170 mmu_config_range(0, dram_start, DCACHE_OFF);
Gabe Blackb9a4b712014-03-01 03:27:00 -0800171 /* SRAM is cached. Round the size up to 2MB, the LPAE page size. */
172 mmu_config_range(0x40000000 >> 20, 2, DCACHE_WRITEBACK);
173 /* DRAM is cached. */
Gabe Black5cbbc702014-02-08 05:17:38 -0800174 mmu_config_range(dram_start, dram_size, DCACHE_WRITEBACK);
Gabe Blackb9a4b712014-03-01 03:27:00 -0800175 /* A window for DMA is uncached. */
Gabe Black5c8d3d22014-01-17 22:11:35 -0800176 mmu_config_range(CONFIG_DRAM_DMA_START >> 20,
177 CONFIG_DRAM_DMA_SIZE >> 20, DCACHE_OFF);
Gabe Blackb9a4b712014-03-01 03:27:00 -0800178 /* The space above DRAM is uncached. */
Gabe Black83ed8052014-02-15 00:05:03 -0800179 if (dram_end < 4096)
180 mmu_config_range(dram_end, 4096 - dram_end, DCACHE_OFF);
Gabe Black5c8d3d22014-01-17 22:11:35 -0800181 mmu_disable_range(0, 1);
Gabe Black5c8d3d22014-01-17 22:11:35 -0800182 dcache_mmu_enable();
183
Gabe Blackc8522062014-05-06 15:44:14 -0700184 /*
185 * A watchdog reset only resets part of the system so it ends up in
186 * a funny state. If that happens, we need to reset the whole machine.
187 */
188 if (power_reset_status() == POWER_RESET_WATCHDOG) {
189 printk(BIOS_INFO, "Watchdog reset detected, rebooting.\n");
190 cpu_reset();
191 }
192
Gabe Black5c8d3d22014-01-17 22:11:35 -0800193 /* For quality of the user experience, it's important to get
194 * the video going ASAP. Because there are long delays in some
195 * of the powerup steps, we do some very early setup here in
196 * romstage. The only thing setup_display does is manage
197 * 4 GPIOs, under control of the config struct members.
198 * In general, it is safe to enable panel power, and disable
199 * anything related to the backlight. If we get something wrong,
200 * we can easily fix it in ramstage by further GPIO manipulation,
201 * so we feel it is ok to do some setting at this point.
202 */
203
204 const struct device *soc = dev_find_slot(DEVICE_PATH_CPU_CLUSTER, 0);
205 printk(BIOS_SPEW, "s%s: soc is %p\n", __func__, soc);
206 if (soc && soc->chip_info) {
207 const struct soc_nvidia_tegra124_config *config =
208 soc->chip_info;
209 setup_display((struct soc_nvidia_tegra124_config *)config);
210 }
211
212 cbmem_initialize_empty();
213
Gabe Black4a12cfe2014-03-24 21:24:24 -0700214 // Enable additional peripherals we need for ROM stage.
215 clock_enable_clear_reset(0, CLK_H_SBC1, CLK_U_I2C3, 0, 0, 0);
216
217 setup_pinmux();
218
219 configure_ec_spi_bus();
220 configure_tpm_i2c_bus();
221
Aaron Durbincad7c4e2014-03-20 15:08:54 -0500222 vboot_verify_firmware(romstage_handoff_find_or_add());
223
Kyösti Mälkkif48b38b2014-12-31 08:50:36 +0200224 timestamp_add_now(TS_START_COPYRAM);
Gabe Black5c8d3d22014-01-17 22:11:35 -0800225 void *entry = cbfs_load_stage(CBFS_DEFAULT_MEDIA,
226 "fallback/coreboot_ram");
Kyösti Mälkkif48b38b2014-12-31 08:50:36 +0200227 timestamp_add_now(TS_END_COPYRAM);
Aaron Durbincad7c4e2014-03-20 15:08:54 -0500228
Gabe Black5c8d3d22014-01-17 22:11:35 -0800229 stage_exit(entry);
230}
Julius Wernerfd9defc2014-01-21 20:11:22 -0800231
232/* Stub to force arm_init_caches to the top, before any stack/memory accesses */
233void main(void)
234{
Gabe Blackf220df62014-02-08 05:01:06 -0800235 asm volatile ("bl arm_init_caches"
236 ::: "r0","r1","r2","r3","r4","r5","ip");
Julius Wernerfd9defc2014-01-21 20:11:22 -0800237 romstage();
238}