blob: 18d5e8f385009f5fcf1a8dbcebdf5265485944b6 [file] [log] [blame]
Mathew King2e2fc7a2020-12-08 11:33:58 -07001/* SPDX-License-Identifier: GPL-2.0-or-later */
2
Martin Rothc7204b52021-03-31 19:15:33 -06003#include <acpi/acpi.h>
4#include <acpi/acpigen.h>
Felix Held00792002024-01-26 14:41:14 +01005#include <amdblocks/acpi.h>
Raul E Rangel6fce9cd2021-04-06 15:42:51 -06006#include <amdblocks/acpimmio.h>
Mathew King00b490d2021-03-12 15:48:32 -07007#include <amdblocks/amd_pci_util.h>
Raul E Rangeld1a42b62022-08-10 15:28:15 -06008#include <amdblocks/psp.h>
Robert Ziebadd401222022-10-04 12:34:40 -06009#include <amdblocks/xhci.h>
Mathew King10dd7752021-01-26 16:08:14 -070010#include <baseboard/variants.h>
Kyösti Mälkki89a5f0f2021-06-15 07:22:22 +030011#include <console/console.h>
Robert Ziebadd401222022-10-04 12:34:40 -060012#include <cpu/x86/smm.h>
Mathew King2e2fc7a2020-12-08 11:33:58 -070013#include <device/device.h>
Raul E Rangeld1a42b62022-08-10 15:28:15 -060014#include <drivers/i2c/tpm/chip.h>
Martin Rothc7204b52021-03-31 19:15:33 -060015#include <gpio.h>
Mathew Kingad830232021-02-23 13:08:15 -070016#include <variant/ec.h>
Mathew King2e2fc7a2020-12-08 11:33:58 -070017
Martin Rothc7204b52021-03-31 19:15:33 -060018#define BACKLIGHT_GPIO GPIO_129
Karthikeyan Ramasubramaniand086e3d2021-10-08 17:04:10 -060019#define WWAN_AUX_RST_GPIO GPIO_18
Martin Rothc7204b52021-03-31 19:15:33 -060020#define METHOD_BACKLIGHT_ENABLE "\\_SB.BKEN"
21#define METHOD_BACKLIGHT_DISABLE "\\_SB.BKDS"
22#define METHOD_MAINBOARD_INI "\\_SB.MINI"
23#define METHOD_MAINBOARD_WAK "\\_SB.MWAK"
24#define METHOD_MAINBOARD_PTS "\\_SB.MPTS"
Karthikeyan Ramasubramaniand086e3d2021-10-08 17:04:10 -060025#define METHOD_MAINBOARD_S0X "\\_SB.MS0X"
Martin Rothc7204b52021-03-31 19:15:33 -060026
Felix Heldcf92ecf2022-10-26 00:59:13 +020027/* The IRQ mapping in fch_irq_map ends up getting written to the indirect address space that is
28 accessed via I/O ports 0xc00/0xc01. */
Mathew King00b490d2021-03-12 15:48:32 -070029
30/*
31 * This controls the device -> IRQ routing.
32 *
33 * Hardcoded IRQs:
34 * 0: timer < soc/amd/common/acpi/lpc.asl
35 * 1: i8042 - Keyboard
36 * 2: cascade
37 * 8: rtc0 <- soc/amd/common/acpi/lpc.asl
38 * 9: acpi <- soc/amd/common/acpi/lpc.asl
39 */
Felix Held067f7032022-10-25 23:30:43 +020040static const struct fch_irq_routing fch_irq_map[] = {
Raul E Rangel6d9a0ea2021-05-04 14:29:09 -060041 { PIRQ_A, 12, PIRQ_NC },
42 { PIRQ_B, 14, PIRQ_NC },
43 { PIRQ_C, 15, PIRQ_NC },
44 { PIRQ_D, 12, PIRQ_NC },
45 { PIRQ_E, 14, PIRQ_NC },
46 { PIRQ_F, 15, PIRQ_NC },
47 { PIRQ_G, 12, PIRQ_NC },
48 { PIRQ_H, 14, PIRQ_NC },
Mathew King00b490d2021-03-12 15:48:32 -070049
50 { PIRQ_SCI, ACPI_SCI_IRQ, ACPI_SCI_IRQ },
51 { PIRQ_SD, PIRQ_NC, PIRQ_NC },
52 { PIRQ_SDIO, PIRQ_NC, PIRQ_NC },
53 { PIRQ_SATA, PIRQ_NC, PIRQ_NC },
54 { PIRQ_EMMC, PIRQ_NC, PIRQ_NC },
Raul E Rangelcce7d822021-03-30 15:50:43 -060055 { PIRQ_GPIO, 11, 11 },
56 { PIRQ_I2C0, 10, 10 },
57 { PIRQ_I2C1, 7, 7 },
58 { PIRQ_I2C2, 6, 6 },
59 { PIRQ_I2C3, 5, 5 },
Mathew King00b490d2021-03-12 15:48:32 -070060 { PIRQ_UART0, 4, 4 },
61 { PIRQ_UART1, 3, 3 },
62
63 /* The MISC registers are not interrupt numbers */
64 { PIRQ_MISC, 0xfa, 0x00 },
65 { PIRQ_MISC0, 0x91, 0x00 },
66 { PIRQ_HPET_L, 0x00, 0x00 },
67 { PIRQ_HPET_H, 0x00, 0x00 },
68};
69
Felix Heldcf92ecf2022-10-26 00:59:13 +020070const struct fch_irq_routing *mb_get_fch_irq_mapping(size_t *length)
Felix Helddf14a022022-10-25 23:42:15 +020071{
72 *length = ARRAY_SIZE(fch_irq_map);
73 return fch_irq_map;
74}
75
Mathew King10dd7752021-01-26 16:08:14 -070076static void mainboard_configure_gpios(void)
77{
78 size_t base_num_gpios, override_num_gpios;
79 const struct soc_amd_gpio *base_gpios, *override_gpios;
80
Matt DeVillier2f4b31f2022-09-23 13:28:05 -050081 base_gpios = baseboard_gpio_table(&base_num_gpios);
Mathew King10dd7752021-01-26 16:08:14 -070082 override_gpios = variant_override_gpio_table(&override_num_gpios);
83
84 gpio_configure_pads_with_override(base_gpios, base_num_gpios, override_gpios,
85 override_num_gpios);
86}
87
Karthikeyan Ramasubramanianb4182982021-10-26 16:55:35 -060088void __weak variant_devtree_update(void)
89{
90}
91
Raul E Rangeld1a42b62022-08-10 15:28:15 -060092static void configure_psp_tpm_gpio(void)
93{
94 const struct device *cr50_dev = DEV_PTR(cr50);
95 struct drivers_i2c_tpm_config *cfg = config_of(cr50_dev);
96
97 psp_set_tpm_irq_gpio(cfg->irq_gpio.pins[0]);
98}
99
Mathew King2e2fc7a2020-12-08 11:33:58 -0700100static void mainboard_init(void *chip_info)
101{
Mathew King10dd7752021-01-26 16:08:14 -0700102 mainboard_configure_gpios();
Mathew Kingad830232021-02-23 13:08:15 -0700103 mainboard_ec_init();
Karthikeyan Ramasubramanianb4182982021-10-26 16:55:35 -0600104 variant_devtree_update();
Raul E Rangeld1a42b62022-08-10 15:28:15 -0600105
106 /* Run this after variant_devtree_update so the IRQ is correct. */
107 configure_psp_tpm_gpio();
Mathew King2e2fc7a2020-12-08 11:33:58 -0700108}
109
Martin Rothc7204b52021-03-31 19:15:33 -0600110static void mainboard_write_blken(void)
111{
112 acpigen_write_method(METHOD_BACKLIGHT_ENABLE, 0);
113 acpigen_soc_clear_tx_gpio(BACKLIGHT_GPIO);
114 acpigen_pop_len();
115}
116
117static void mainboard_write_blkdis(void)
118{
119 acpigen_write_method(METHOD_BACKLIGHT_DISABLE, 0);
120 acpigen_soc_set_tx_gpio(BACKLIGHT_GPIO);
121 acpigen_pop_len();
122}
123
124static void mainboard_write_mini(void)
125{
126 acpigen_write_method(METHOD_MAINBOARD_INI, 0);
127 acpigen_emit_namestring(METHOD_BACKLIGHT_ENABLE);
128 acpigen_pop_len();
129}
130
131static void mainboard_write_mwak(void)
132{
133 acpigen_write_method(METHOD_MAINBOARD_WAK, 0);
134 acpigen_emit_namestring(METHOD_BACKLIGHT_ENABLE);
135 acpigen_pop_len();
136}
137
138static void mainboard_write_mpts(void)
139{
140 acpigen_write_method(METHOD_MAINBOARD_PTS, 0);
141 acpigen_emit_namestring(METHOD_BACKLIGHT_DISABLE);
142 acpigen_pop_len();
143}
144
Karthikeyan Ramasubramaniand086e3d2021-10-08 17:04:10 -0600145static void mainboard_assert_wwan_aux_reset(void)
146{
147 if (variant_has_pcie_wwan())
148 acpigen_soc_clear_tx_gpio(WWAN_AUX_RST_GPIO);
149}
150
151static void mainboard_deassert_wwan_aux_reset(void)
152{
153 if (variant_has_pcie_wwan())
154 acpigen_soc_set_tx_gpio(WWAN_AUX_RST_GPIO);
155}
156
157static void mainboard_write_ms0x(void)
158{
159 acpigen_write_method_serialized(METHOD_MAINBOARD_S0X, 1);
160 /* S0ix Entry */
161 acpigen_write_if_lequal_op_int(ARG0_OP, 1);
162 mainboard_assert_wwan_aux_reset();
163 /* S0ix Exit */
164 acpigen_write_else();
165 mainboard_deassert_wwan_aux_reset();
166 acpigen_pop_len();
167 acpigen_pop_len();
168}
169
Martin Rothc7204b52021-03-31 19:15:33 -0600170static void mainboard_fill_ssdt(const struct device *dev)
171{
172 mainboard_write_blken();
173 mainboard_write_blkdis();
174 mainboard_write_mini();
175 mainboard_write_mpts();
176 mainboard_write_mwak();
Karthikeyan Ramasubramaniand086e3d2021-10-08 17:04:10 -0600177 mainboard_write_ms0x();
Martin Rothc7204b52021-03-31 19:15:33 -0600178}
179
Mathew King2e2fc7a2020-12-08 11:33:58 -0700180static void mainboard_enable(struct device *dev)
181{
Martin Rothc7204b52021-03-31 19:15:33 -0600182 dev->ops->acpi_fill_ssdt = mainboard_fill_ssdt;
Mathew King00b490d2021-03-12 15:48:32 -0700183
Raul E Rangel6fce9cd2021-04-06 15:42:51 -0600184 /* TODO: b/184678786 - Move into espi_config */
185 /* Unmask eSPI IRQ 1 (Keyboard) */
186 pm_write32(PM_ESPI_INTR_CTRL, PM_ESPI_DEV_INTR_MASK & ~(BIT(1)));
Mathew King2e2fc7a2020-12-08 11:33:58 -0700187}
188
Robert Ziebadd401222022-10-04 12:34:40 -0600189void smm_mainboard_pci_resource_store_init(struct smm_pci_resource_info *slots, size_t size)
190{
191 soc_xhci_store_resources(slots, size);
192}
193
Mathew King2e2fc7a2020-12-08 11:33:58 -0700194struct chip_operations mainboard_ops = {
195 .init = mainboard_init,
196 .enable_dev = mainboard_enable,
Mathew King2e2fc7a2020-12-08 11:33:58 -0700197};