blob: a7eab0804b0a83efe2660602c5716e176cd102bd [file] [log] [blame]
Mathew King2e2fc7a2020-12-08 11:33:58 -07001/* SPDX-License-Identifier: GPL-2.0-or-later */
2
Martin Rothc7204b52021-03-31 19:15:33 -06003#include <acpi/acpi.h>
4#include <acpi/acpigen.h>
Raul E Rangel6fce9cd2021-04-06 15:42:51 -06005#include <amdblocks/acpimmio.h>
Mathew King00b490d2021-03-12 15:48:32 -07006#include <amdblocks/amd_pci_util.h>
Raul E Rangeld1a42b62022-08-10 15:28:15 -06007#include <amdblocks/psp.h>
Mathew King10dd7752021-01-26 16:08:14 -07008#include <baseboard/variants.h>
Kyösti Mälkki89a5f0f2021-06-15 07:22:22 +03009#include <console/console.h>
Mathew King2e2fc7a2020-12-08 11:33:58 -070010#include <device/device.h>
Raul E Rangeld1a42b62022-08-10 15:28:15 -060011#include <drivers/i2c/tpm/chip.h>
Martin Rothc7204b52021-03-31 19:15:33 -060012#include <gpio.h>
Mathew King00b490d2021-03-12 15:48:32 -070013#include <soc/acpi.h>
Mathew Kingad830232021-02-23 13:08:15 -070014#include <variant/ec.h>
Mathew King2e2fc7a2020-12-08 11:33:58 -070015
Martin Rothc7204b52021-03-31 19:15:33 -060016#define BACKLIGHT_GPIO GPIO_129
Karthikeyan Ramasubramaniand086e3d2021-10-08 17:04:10 -060017#define WWAN_AUX_RST_GPIO GPIO_18
Martin Rothc7204b52021-03-31 19:15:33 -060018#define METHOD_BACKLIGHT_ENABLE "\\_SB.BKEN"
19#define METHOD_BACKLIGHT_DISABLE "\\_SB.BKDS"
20#define METHOD_MAINBOARD_INI "\\_SB.MINI"
21#define METHOD_MAINBOARD_WAK "\\_SB.MWAK"
22#define METHOD_MAINBOARD_PTS "\\_SB.MPTS"
Karthikeyan Ramasubramaniand086e3d2021-10-08 17:04:10 -060023#define METHOD_MAINBOARD_S0X "\\_SB.MS0X"
Martin Rothc7204b52021-03-31 19:15:33 -060024
Felix Heldcf92ecf2022-10-26 00:59:13 +020025/* The IRQ mapping in fch_irq_map ends up getting written to the indirect address space that is
26 accessed via I/O ports 0xc00/0xc01. */
Mathew King00b490d2021-03-12 15:48:32 -070027
28/*
29 * This controls the device -> IRQ routing.
30 *
31 * Hardcoded IRQs:
32 * 0: timer < soc/amd/common/acpi/lpc.asl
33 * 1: i8042 - Keyboard
34 * 2: cascade
35 * 8: rtc0 <- soc/amd/common/acpi/lpc.asl
36 * 9: acpi <- soc/amd/common/acpi/lpc.asl
37 */
Felix Held067f7032022-10-25 23:30:43 +020038static const struct fch_irq_routing fch_irq_map[] = {
Raul E Rangel6d9a0ea2021-05-04 14:29:09 -060039 { PIRQ_A, 12, PIRQ_NC },
40 { PIRQ_B, 14, PIRQ_NC },
41 { PIRQ_C, 15, PIRQ_NC },
42 { PIRQ_D, 12, PIRQ_NC },
43 { PIRQ_E, 14, PIRQ_NC },
44 { PIRQ_F, 15, PIRQ_NC },
45 { PIRQ_G, 12, PIRQ_NC },
46 { PIRQ_H, 14, PIRQ_NC },
Mathew King00b490d2021-03-12 15:48:32 -070047
48 { PIRQ_SCI, ACPI_SCI_IRQ, ACPI_SCI_IRQ },
49 { PIRQ_SD, PIRQ_NC, PIRQ_NC },
50 { PIRQ_SDIO, PIRQ_NC, PIRQ_NC },
51 { PIRQ_SATA, PIRQ_NC, PIRQ_NC },
52 { PIRQ_EMMC, PIRQ_NC, PIRQ_NC },
Raul E Rangelcce7d822021-03-30 15:50:43 -060053 { PIRQ_GPIO, 11, 11 },
54 { PIRQ_I2C0, 10, 10 },
55 { PIRQ_I2C1, 7, 7 },
56 { PIRQ_I2C2, 6, 6 },
57 { PIRQ_I2C3, 5, 5 },
Mathew King00b490d2021-03-12 15:48:32 -070058 { PIRQ_UART0, 4, 4 },
59 { PIRQ_UART1, 3, 3 },
60
61 /* The MISC registers are not interrupt numbers */
62 { PIRQ_MISC, 0xfa, 0x00 },
63 { PIRQ_MISC0, 0x91, 0x00 },
64 { PIRQ_HPET_L, 0x00, 0x00 },
65 { PIRQ_HPET_H, 0x00, 0x00 },
66};
67
Felix Heldcf92ecf2022-10-26 00:59:13 +020068const struct fch_irq_routing *mb_get_fch_irq_mapping(size_t *length)
Felix Helddf14a022022-10-25 23:42:15 +020069{
70 *length = ARRAY_SIZE(fch_irq_map);
71 return fch_irq_map;
72}
73
Mathew King10dd7752021-01-26 16:08:14 -070074static void mainboard_configure_gpios(void)
75{
76 size_t base_num_gpios, override_num_gpios;
77 const struct soc_amd_gpio *base_gpios, *override_gpios;
78
Matt DeVillier2f4b31f2022-09-23 13:28:05 -050079 base_gpios = baseboard_gpio_table(&base_num_gpios);
Mathew King10dd7752021-01-26 16:08:14 -070080 override_gpios = variant_override_gpio_table(&override_num_gpios);
81
82 gpio_configure_pads_with_override(base_gpios, base_num_gpios, override_gpios,
83 override_num_gpios);
84}
85
Karthikeyan Ramasubramanianb4182982021-10-26 16:55:35 -060086void __weak variant_devtree_update(void)
87{
88}
89
Raul E Rangeld1a42b62022-08-10 15:28:15 -060090static void configure_psp_tpm_gpio(void)
91{
92 const struct device *cr50_dev = DEV_PTR(cr50);
93 struct drivers_i2c_tpm_config *cfg = config_of(cr50_dev);
94
95 psp_set_tpm_irq_gpio(cfg->irq_gpio.pins[0]);
96}
97
Mathew King2e2fc7a2020-12-08 11:33:58 -070098static void mainboard_init(void *chip_info)
99{
Mathew King10dd7752021-01-26 16:08:14 -0700100 mainboard_configure_gpios();
Mathew Kingad830232021-02-23 13:08:15 -0700101 mainboard_ec_init();
Karthikeyan Ramasubramanianb4182982021-10-26 16:55:35 -0600102 variant_devtree_update();
Raul E Rangeld1a42b62022-08-10 15:28:15 -0600103
104 /* Run this after variant_devtree_update so the IRQ is correct. */
105 configure_psp_tpm_gpio();
Mathew King2e2fc7a2020-12-08 11:33:58 -0700106}
107
Martin Rothc7204b52021-03-31 19:15:33 -0600108static void mainboard_write_blken(void)
109{
110 acpigen_write_method(METHOD_BACKLIGHT_ENABLE, 0);
111 acpigen_soc_clear_tx_gpio(BACKLIGHT_GPIO);
112 acpigen_pop_len();
113}
114
115static void mainboard_write_blkdis(void)
116{
117 acpigen_write_method(METHOD_BACKLIGHT_DISABLE, 0);
118 acpigen_soc_set_tx_gpio(BACKLIGHT_GPIO);
119 acpigen_pop_len();
120}
121
122static void mainboard_write_mini(void)
123{
124 acpigen_write_method(METHOD_MAINBOARD_INI, 0);
125 acpigen_emit_namestring(METHOD_BACKLIGHT_ENABLE);
126 acpigen_pop_len();
127}
128
129static void mainboard_write_mwak(void)
130{
131 acpigen_write_method(METHOD_MAINBOARD_WAK, 0);
132 acpigen_emit_namestring(METHOD_BACKLIGHT_ENABLE);
133 acpigen_pop_len();
134}
135
136static void mainboard_write_mpts(void)
137{
138 acpigen_write_method(METHOD_MAINBOARD_PTS, 0);
139 acpigen_emit_namestring(METHOD_BACKLIGHT_DISABLE);
140 acpigen_pop_len();
141}
142
Karthikeyan Ramasubramaniand086e3d2021-10-08 17:04:10 -0600143static void mainboard_assert_wwan_aux_reset(void)
144{
145 if (variant_has_pcie_wwan())
146 acpigen_soc_clear_tx_gpio(WWAN_AUX_RST_GPIO);
147}
148
149static void mainboard_deassert_wwan_aux_reset(void)
150{
151 if (variant_has_pcie_wwan())
152 acpigen_soc_set_tx_gpio(WWAN_AUX_RST_GPIO);
153}
154
155static void mainboard_write_ms0x(void)
156{
157 acpigen_write_method_serialized(METHOD_MAINBOARD_S0X, 1);
158 /* S0ix Entry */
159 acpigen_write_if_lequal_op_int(ARG0_OP, 1);
160 mainboard_assert_wwan_aux_reset();
161 /* S0ix Exit */
162 acpigen_write_else();
163 mainboard_deassert_wwan_aux_reset();
164 acpigen_pop_len();
165 acpigen_pop_len();
166}
167
Martin Rothc7204b52021-03-31 19:15:33 -0600168static void mainboard_fill_ssdt(const struct device *dev)
169{
170 mainboard_write_blken();
171 mainboard_write_blkdis();
172 mainboard_write_mini();
173 mainboard_write_mpts();
174 mainboard_write_mwak();
Karthikeyan Ramasubramaniand086e3d2021-10-08 17:04:10 -0600175 mainboard_write_ms0x();
Martin Rothc7204b52021-03-31 19:15:33 -0600176}
177
Mathew King2e2fc7a2020-12-08 11:33:58 -0700178static void mainboard_enable(struct device *dev)
179{
Mathew King5d478872021-02-16 14:05:15 -0700180 printk(BIOS_INFO, "Mainboard " CONFIG_MAINBOARD_PART_NUMBER " Enable.\n");
181
Martin Rothc7204b52021-03-31 19:15:33 -0600182 dev->ops->acpi_fill_ssdt = mainboard_fill_ssdt;
Mathew King00b490d2021-03-12 15:48:32 -0700183
Raul E Rangel6fce9cd2021-04-06 15:42:51 -0600184 /* TODO: b/184678786 - Move into espi_config */
185 /* Unmask eSPI IRQ 1 (Keyboard) */
186 pm_write32(PM_ESPI_INTR_CTRL, PM_ESPI_DEV_INTR_MASK & ~(BIT(1)));
Mathew King2e2fc7a2020-12-08 11:33:58 -0700187}
188
189struct chip_operations mainboard_ops = {
190 .init = mainboard_init,
191 .enable_dev = mainboard_enable,
Mathew King2e2fc7a2020-12-08 11:33:58 -0700192};