blob: 150835cb48e1383379dced24c84cfa9649838fbf [file] [log] [blame]
Mathew King2e2fc7a2020-12-08 11:33:58 -07001/* SPDX-License-Identifier: GPL-2.0-or-later */
2
Martin Rothc7204b52021-03-31 19:15:33 -06003#include <acpi/acpi.h>
4#include <acpi/acpigen.h>
Raul E Rangel6fce9cd2021-04-06 15:42:51 -06005#include <amdblocks/acpimmio.h>
Mathew King00b490d2021-03-12 15:48:32 -07006#include <amdblocks/amd_pci_util.h>
Raul E Rangeld1a42b62022-08-10 15:28:15 -06007#include <amdblocks/psp.h>
Mathew King10dd7752021-01-26 16:08:14 -07008#include <baseboard/variants.h>
Kyösti Mälkki89a5f0f2021-06-15 07:22:22 +03009#include <console/console.h>
Mathew King2e2fc7a2020-12-08 11:33:58 -070010#include <device/device.h>
Raul E Rangeld1a42b62022-08-10 15:28:15 -060011#include <drivers/i2c/tpm/chip.h>
Martin Rothc7204b52021-03-31 19:15:33 -060012#include <gpio.h>
Mathew King00b490d2021-03-12 15:48:32 -070013#include <soc/acpi.h>
Mathew Kingad830232021-02-23 13:08:15 -070014#include <variant/ec.h>
Felix Heldce934052022-10-25 23:58:06 +020015#include <string.h>
Mathew King2e2fc7a2020-12-08 11:33:58 -070016
Martin Rothc7204b52021-03-31 19:15:33 -060017#define BACKLIGHT_GPIO GPIO_129
Karthikeyan Ramasubramaniand086e3d2021-10-08 17:04:10 -060018#define WWAN_AUX_RST_GPIO GPIO_18
Martin Rothc7204b52021-03-31 19:15:33 -060019#define METHOD_BACKLIGHT_ENABLE "\\_SB.BKEN"
20#define METHOD_BACKLIGHT_DISABLE "\\_SB.BKDS"
21#define METHOD_MAINBOARD_INI "\\_SB.MINI"
22#define METHOD_MAINBOARD_WAK "\\_SB.MWAK"
23#define METHOD_MAINBOARD_PTS "\\_SB.MPTS"
Karthikeyan Ramasubramaniand086e3d2021-10-08 17:04:10 -060024#define METHOD_MAINBOARD_S0X "\\_SB.MS0X"
Martin Rothc7204b52021-03-31 19:15:33 -060025
Mathew King00b490d2021-03-12 15:48:32 -070026/*
27 * These arrays set up the FCH PCI_INTR registers 0xC00/0xC01.
28 * This table is responsible for physically routing the PIC and
29 * IOAPIC IRQs to the different PCI devices on the system. It
30 * is read and written via registers 0xC00/0xC01 as an
31 * Index/Data pair. These values are chipset and mainboard
32 * dependent and should be updated accordingly.
33 */
Felix Heldbf264852022-10-25 18:18:36 +020034static uint8_t fch_pic_routing[FCH_IRQ_ROUTING_ENTRIES];
35static uint8_t fch_apic_routing[FCH_IRQ_ROUTING_ENTRIES];
Mathew King00b490d2021-03-12 15:48:32 -070036
37/*
38 * This controls the device -> IRQ routing.
39 *
40 * Hardcoded IRQs:
41 * 0: timer < soc/amd/common/acpi/lpc.asl
42 * 1: i8042 - Keyboard
43 * 2: cascade
44 * 8: rtc0 <- soc/amd/common/acpi/lpc.asl
45 * 9: acpi <- soc/amd/common/acpi/lpc.asl
46 */
Felix Held067f7032022-10-25 23:30:43 +020047static const struct fch_irq_routing fch_irq_map[] = {
Raul E Rangel6d9a0ea2021-05-04 14:29:09 -060048 { PIRQ_A, 12, PIRQ_NC },
49 { PIRQ_B, 14, PIRQ_NC },
50 { PIRQ_C, 15, PIRQ_NC },
51 { PIRQ_D, 12, PIRQ_NC },
52 { PIRQ_E, 14, PIRQ_NC },
53 { PIRQ_F, 15, PIRQ_NC },
54 { PIRQ_G, 12, PIRQ_NC },
55 { PIRQ_H, 14, PIRQ_NC },
Mathew King00b490d2021-03-12 15:48:32 -070056
57 { PIRQ_SCI, ACPI_SCI_IRQ, ACPI_SCI_IRQ },
58 { PIRQ_SD, PIRQ_NC, PIRQ_NC },
59 { PIRQ_SDIO, PIRQ_NC, PIRQ_NC },
60 { PIRQ_SATA, PIRQ_NC, PIRQ_NC },
61 { PIRQ_EMMC, PIRQ_NC, PIRQ_NC },
Raul E Rangelcce7d822021-03-30 15:50:43 -060062 { PIRQ_GPIO, 11, 11 },
63 { PIRQ_I2C0, 10, 10 },
64 { PIRQ_I2C1, 7, 7 },
65 { PIRQ_I2C2, 6, 6 },
66 { PIRQ_I2C3, 5, 5 },
Mathew King00b490d2021-03-12 15:48:32 -070067 { PIRQ_UART0, 4, 4 },
68 { PIRQ_UART1, 3, 3 },
69
70 /* The MISC registers are not interrupt numbers */
71 { PIRQ_MISC, 0xfa, 0x00 },
72 { PIRQ_MISC0, 0x91, 0x00 },
73 { PIRQ_HPET_L, 0x00, 0x00 },
74 { PIRQ_HPET_H, 0x00, 0x00 },
75};
76
77static void init_tables(void)
78{
79 const struct fch_irq_routing *entry;
80 int i;
81
82 memset(fch_pic_routing, PIRQ_NC, sizeof(fch_pic_routing));
83 memset(fch_apic_routing, PIRQ_NC, sizeof(fch_apic_routing));
84
Felix Held067f7032022-10-25 23:30:43 +020085 for (i = 0; i < ARRAY_SIZE(fch_irq_map); i++) {
86 entry = fch_irq_map + i;
Mathew King00b490d2021-03-12 15:48:32 -070087 fch_pic_routing[entry->intr_index] = entry->pic_irq_num;
88 fch_apic_routing[entry->intr_index] = entry->apic_irq_num;
89 }
90}
91
92static void pirq_setup(void)
93{
94 intr_data_ptr = fch_apic_routing;
95 picr_data_ptr = fch_pic_routing;
96}
97
Mathew King10dd7752021-01-26 16:08:14 -070098static void mainboard_configure_gpios(void)
99{
100 size_t base_num_gpios, override_num_gpios;
101 const struct soc_amd_gpio *base_gpios, *override_gpios;
102
Matt DeVillier2f4b31f2022-09-23 13:28:05 -0500103 base_gpios = baseboard_gpio_table(&base_num_gpios);
Mathew King10dd7752021-01-26 16:08:14 -0700104 override_gpios = variant_override_gpio_table(&override_num_gpios);
105
106 gpio_configure_pads_with_override(base_gpios, base_num_gpios, override_gpios,
107 override_num_gpios);
108}
109
Karthikeyan Ramasubramanianb4182982021-10-26 16:55:35 -0600110void __weak variant_devtree_update(void)
111{
112}
113
Raul E Rangeld1a42b62022-08-10 15:28:15 -0600114static void configure_psp_tpm_gpio(void)
115{
116 const struct device *cr50_dev = DEV_PTR(cr50);
117 struct drivers_i2c_tpm_config *cfg = config_of(cr50_dev);
118
119 psp_set_tpm_irq_gpio(cfg->irq_gpio.pins[0]);
120}
121
Mathew King2e2fc7a2020-12-08 11:33:58 -0700122static void mainboard_init(void *chip_info)
123{
Mathew King10dd7752021-01-26 16:08:14 -0700124 mainboard_configure_gpios();
Mathew Kingad830232021-02-23 13:08:15 -0700125 mainboard_ec_init();
Karthikeyan Ramasubramanianb4182982021-10-26 16:55:35 -0600126 variant_devtree_update();
Raul E Rangeld1a42b62022-08-10 15:28:15 -0600127
128 /* Run this after variant_devtree_update so the IRQ is correct. */
129 configure_psp_tpm_gpio();
Mathew King2e2fc7a2020-12-08 11:33:58 -0700130}
131
Martin Rothc7204b52021-03-31 19:15:33 -0600132static void mainboard_write_blken(void)
133{
134 acpigen_write_method(METHOD_BACKLIGHT_ENABLE, 0);
135 acpigen_soc_clear_tx_gpio(BACKLIGHT_GPIO);
136 acpigen_pop_len();
137}
138
139static void mainboard_write_blkdis(void)
140{
141 acpigen_write_method(METHOD_BACKLIGHT_DISABLE, 0);
142 acpigen_soc_set_tx_gpio(BACKLIGHT_GPIO);
143 acpigen_pop_len();
144}
145
146static void mainboard_write_mini(void)
147{
148 acpigen_write_method(METHOD_MAINBOARD_INI, 0);
149 acpigen_emit_namestring(METHOD_BACKLIGHT_ENABLE);
150 acpigen_pop_len();
151}
152
153static void mainboard_write_mwak(void)
154{
155 acpigen_write_method(METHOD_MAINBOARD_WAK, 0);
156 acpigen_emit_namestring(METHOD_BACKLIGHT_ENABLE);
157 acpigen_pop_len();
158}
159
160static void mainboard_write_mpts(void)
161{
162 acpigen_write_method(METHOD_MAINBOARD_PTS, 0);
163 acpigen_emit_namestring(METHOD_BACKLIGHT_DISABLE);
164 acpigen_pop_len();
165}
166
Karthikeyan Ramasubramaniand086e3d2021-10-08 17:04:10 -0600167static void mainboard_assert_wwan_aux_reset(void)
168{
169 if (variant_has_pcie_wwan())
170 acpigen_soc_clear_tx_gpio(WWAN_AUX_RST_GPIO);
171}
172
173static void mainboard_deassert_wwan_aux_reset(void)
174{
175 if (variant_has_pcie_wwan())
176 acpigen_soc_set_tx_gpio(WWAN_AUX_RST_GPIO);
177}
178
179static void mainboard_write_ms0x(void)
180{
181 acpigen_write_method_serialized(METHOD_MAINBOARD_S0X, 1);
182 /* S0ix Entry */
183 acpigen_write_if_lequal_op_int(ARG0_OP, 1);
184 mainboard_assert_wwan_aux_reset();
185 /* S0ix Exit */
186 acpigen_write_else();
187 mainboard_deassert_wwan_aux_reset();
188 acpigen_pop_len();
189 acpigen_pop_len();
190}
191
Martin Rothc7204b52021-03-31 19:15:33 -0600192static void mainboard_fill_ssdt(const struct device *dev)
193{
194 mainboard_write_blken();
195 mainboard_write_blkdis();
196 mainboard_write_mini();
197 mainboard_write_mpts();
198 mainboard_write_mwak();
Karthikeyan Ramasubramaniand086e3d2021-10-08 17:04:10 -0600199 mainboard_write_ms0x();
Martin Rothc7204b52021-03-31 19:15:33 -0600200}
201
Mathew King2e2fc7a2020-12-08 11:33:58 -0700202static void mainboard_enable(struct device *dev)
203{
Mathew King5d478872021-02-16 14:05:15 -0700204 printk(BIOS_INFO, "Mainboard " CONFIG_MAINBOARD_PART_NUMBER " Enable.\n");
205
Martin Rothc7204b52021-03-31 19:15:33 -0600206 dev->ops->acpi_fill_ssdt = mainboard_fill_ssdt;
Mathew King00b490d2021-03-12 15:48:32 -0700207
208 init_tables();
209 /* Initialize the PIRQ data structures for consumption */
210 pirq_setup();
Raul E Rangel6fce9cd2021-04-06 15:42:51 -0600211
212 /* TODO: b/184678786 - Move into espi_config */
213 /* Unmask eSPI IRQ 1 (Keyboard) */
214 pm_write32(PM_ESPI_INTR_CTRL, PM_ESPI_DEV_INTR_MASK & ~(BIT(1)));
Mathew King2e2fc7a2020-12-08 11:33:58 -0700215}
216
217struct chip_operations mainboard_ops = {
218 .init = mainboard_init,
219 .enable_dev = mainboard_enable,
Mathew King2e2fc7a2020-12-08 11:33:58 -0700220};