blob: cc49d9d70171fe6937020577a8959559865c3918 [file] [log] [blame]
Subrata Banik91e89c52019-11-01 18:30:01 +05301config SOC_INTEL_TIGERLAKE
2 bool
3 help
4 Intel Tigerlake support
5
Aamir Bohraa23e0c92020-03-25 15:31:12 +05306if SOC_INTEL_TIGERLAKE
Subrata Banik91e89c52019-11-01 18:30:01 +05307
8config CPU_SPECIFIC_OPTIONS
9 def_bool y
10 select ACPI_INTEL_HARDWARE_SLEEP_VALUES
11 select ARCH_BOOTBLOCK_X86_32
12 select ARCH_RAMSTAGE_X86_32
13 select ARCH_ROMSTAGE_X86_32
14 select ARCH_VERSTAGE_X86_32
15 select BOOT_DEVICE_SPI_FLASH_RW_NOMMAP_EARLY if BOOT_DEVICE_SPI_FLASH
16 select BOOT_DEVICE_SUPPORTS_WRITES
Subrata Banik91e89c52019-11-01 18:30:01 +053017 select CACHE_MRC_SETTINGS
Subrata Banik91e89c52019-11-01 18:30:01 +053018 select CPU_INTEL_FIRMWARE_INTERFACE_TABLE
19 select FSP_M_XIP
20 select GENERIC_GPIO_LIB
21 select HAVE_FSP_GOP
22 select INTEL_DESCRIPTOR_MODE_CAPABLE
23 select HAVE_SMI_HANDLER
24 select IDT_IN_EVERY_STAGE
Aamir Bohraa23e0c92020-03-25 15:31:12 +053025 select INTEL_CAR_NEM #TODO - Enable INTEL_CAR_NEM_ENHANCED
Subrata Banik91e89c52019-11-01 18:30:01 +053026 select INTEL_GMA_ACPI
27 select INTEL_GMA_ADD_VBT if RUN_FSP_GOP
28 select IOAPIC
29 select MRC_SETTINGS_PROTECT
30 select PARALLEL_MP
31 select PARALLEL_MP_AP_WORK
32 select MICROCODE_BLOB_UNDISCLOSED
33 select PLATFORM_USES_FSP2_1
34 select REG_SCRIPT
35 select SMP
Subrata Banik91e89c52019-11-01 18:30:01 +053036 select PMC_GLOBAL_RESET_ENABLE_LOCK
Kyösti Mälkkib0f15f02019-11-22 23:15:29 +020037 select CPU_INTEL_COMMON_SMM
Subrata Banik91e89c52019-11-01 18:30:01 +053038 select SOC_INTEL_COMMON
39 select SOC_INTEL_COMMON_ACPI_WAKE_SOURCE
40 select SOC_INTEL_COMMON_BLOCK
41 select SOC_INTEL_COMMON_BLOCK_ACPI
42 select SOC_INTEL_COMMON_BLOCK_CHIP_CONFIG
43 select SOC_INTEL_COMMON_BLOCK_CPU
44 select SOC_INTEL_COMMON_BLOCK_CPU_MPINIT
Nick Vaccaroef8258a2019-12-09 22:11:33 -080045 select SOC_INTEL_COMMON_BLOCK_GPIO_DUAL_ROUTE_SUPPORT
Subrata Banik91e89c52019-11-01 18:30:01 +053046 select SOC_INTEL_COMMON_BLOCK_GSPI_VERSION_2
47 select SOC_INTEL_COMMON_BLOCK_HDA
48 select SOC_INTEL_COMMON_BLOCK_SA
49 select SOC_INTEL_COMMON_BLOCK_SMM
50 select SOC_INTEL_COMMON_BLOCK_SMM_IO_TRAP
51 select SOC_INTEL_COMMON_PCH_BASE
52 select SOC_INTEL_COMMON_RESET
Arthur Heymansc6872f52019-11-11 12:29:56 +010053 select SOC_INTEL_COMMON_BLOCK_CAR
Sumeet R Pawnikard2132462020-05-15 15:55:37 +053054 select SOC_INTEL_COMMON_BLOCK_POWER_LIMIT
Subrata Banik91e89c52019-11-01 18:30:01 +053055 select SSE2
56 select SUPPORT_CPU_UCODE_IN_CBFS
57 select TSC_MONOTONIC_TIMER
58 select UDELAY_TSC
59 select UDK_2017_BINDING
60 select DISPLAY_FSP_VERSION_INFO
61 select HECI_DISABLE_USING_SMM
62
63config DCACHE_RAM_BASE
64 default 0xfef00000
65
66config DCACHE_RAM_SIZE
Maulik V Vaghelae9b1e0f2019-12-16 16:39:53 +053067 default 0x80000
Subrata Banik91e89c52019-11-01 18:30:01 +053068 help
69 The size of the cache-as-ram region required during bootblock
70 and/or romstage.
71
72config DCACHE_BSP_STACK_SIZE
73 hex
Aamir Bohra555c9b62020-03-23 10:13:10 +053074 default 0x40400
Subrata Banik91e89c52019-11-01 18:30:01 +053075 help
76 The amount of anticipated stack usage in CAR by bootblock and
77 other stages. In the case of FSP_USES_CB_STACK default value will be
Aamir Bohra555c9b62020-03-23 10:13:10 +053078 sum of FSP-M stack requirement(256KiB) and CB romstage stack requirement
79 (~1KiB).
Subrata Banik91e89c52019-11-01 18:30:01 +053080
81config FSP_TEMP_RAM_SIZE
82 hex
Maulik V Vaghelae9b1e0f2019-12-16 16:39:53 +053083 default 0x20000
Subrata Banik91e89c52019-11-01 18:30:01 +053084 help
85 The amount of anticipated heap usage in CAR by FSP.
86 Refer to Platform FSP integration guide document to know
87 the exact FSP requirement for Heap setup.
88
89config IFD_CHIPSET
90 string
Aamir Bohra555c9b62020-03-23 10:13:10 +053091 default "tgl"
Subrata Banik91e89c52019-11-01 18:30:01 +053092
93config IED_REGION_SIZE
94 hex
95 default 0x400000
96
97config HEAP_SIZE
98 hex
Duncan Laurieaab226c2020-06-08 17:36:21 -070099 default 0x10000
Subrata Banik91e89c52019-11-01 18:30:01 +0530100
101config MAX_ROOT_PORTS
102 int
Aamir Bohra555c9b62020-03-23 10:13:10 +0530103 default 12
Subrata Banik91e89c52019-11-01 18:30:01 +0530104
Ravi Sarawadi2fd49722019-12-16 23:41:36 -0800105config MAX_PCIE_CLOCKS
106 int
Aamir Bohra555c9b62020-03-23 10:13:10 +0530107 default 7
Ravi Sarawadi2fd49722019-12-16 23:41:36 -0800108
Subrata Banik91e89c52019-11-01 18:30:01 +0530109config SMM_TSEG_SIZE
110 hex
111 default 0x800000
112
113config SMM_RESERVED_SIZE
114 hex
115 default 0x200000
116
117config PCR_BASE_ADDRESS
118 hex
119 default 0xfd000000
120 help
121 This option allows you to select MMIO Base Address of sideband bus.
122
123config MMCONF_BASE_ADDRESS
124 hex
125 default 0xc0000000
126
127config CPU_BCLK_MHZ
128 int
129 default 100
130
131config SOC_INTEL_COMMON_BLOCK_GSPI_CLOCK_MHZ
132 int
133 default 120
134
135config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
136 int
137 default 133
138
139config SOC_INTEL_COMMON_BLOCK_GSPI_MAX
140 int
Aamir Bohra555c9b62020-03-23 10:13:10 +0530141 default 4
Subrata Banik91e89c52019-11-01 18:30:01 +0530142
143config SOC_INTEL_I2C_DEV_MAX
144 int
145 default 6
146
147config SOC_INTEL_UART_DEV_MAX
148 int
149 default 3
150
151config CONSOLE_UART_BASE_ADDRESS
152 hex
153 default 0xfe032000
154 depends on INTEL_LPSS_UART_FOR_CONSOLE
155
156# Clock divider parameters for 115200 baud rate
Ravi Sarawadi38387012019-12-19 15:04:58 -0800157# Baudrate = (UART source clcok * M) /(N *16)
158# TGL UART source clock: 120MHz
Subrata Banik91e89c52019-11-01 18:30:01 +0530159config SOC_INTEL_COMMON_LPSS_UART_CLK_M_VAL
160 hex
Aamir Bohra555c9b62020-03-23 10:13:10 +0530161 default 0x25a
Subrata Banik91e89c52019-11-01 18:30:01 +0530162
163config SOC_INTEL_COMMON_LPSS_UART_CLK_N_VAL
164 hex
Aamir Bohra555c9b62020-03-23 10:13:10 +0530165 default 0x7fff
Subrata Banik91e89c52019-11-01 18:30:01 +0530166
167config CHROMEOS
168 select CHROMEOS_RAMOOPS_DYNAMIC
169
170config VBOOT
171 select VBOOT_SEPARATE_VERSTAGE
172 select VBOOT_MUST_REQUEST_DISPLAY
Subrata Banik91e89c52019-11-01 18:30:01 +0530173 select VBOOT_STARTS_IN_BOOTBLOCK
174 select VBOOT_VBNV_CMOS
175 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
176
177config C_ENV_BOOTBLOCK_SIZE
178 hex
179 default 0xC000
180
181config CBFS_SIZE
182 hex
183 default 0x200000
184
Subrata Banik91e89c52019-11-01 18:30:01 +0530185config FSP_HEADER_PATH
Aamir Bohra555c9b62020-03-23 10:13:10 +0530186 default "src/vendorcode/intel/fsp/fsp2_0/tigerlake/"
Subrata Banik91e89c52019-11-01 18:30:01 +0530187
188config FSP_FD_PATH
Aamir Bohra555c9b62020-03-23 10:13:10 +0530189 default "3rdparty/fsp/TigerLakeFspBinPkg/Fsp.fd"
Subrata Banik91e89c52019-11-01 18:30:01 +0530190
Subrata Banik56626cf2020-02-27 19:39:22 +0530191config SOC_INTEL_TIGERLAKE_DEBUG_CONSENT
192 int "Debug Consent for TGL"
193 # USB DBC is more common for developers so make this default to 3 if
194 # SOC_INTEL_DEBUG_CONSENT=y
195 default 3 if SOC_INTEL_DEBUG_CONSENT
196 default 0
197 help
198 This is to control debug interface on SOC.
199 Setting non-zero value will allow to use DBC or DCI to debug SOC.
200 PlatformDebugConsent in FspmUpd.h has the details.
201
202 Desired platform debug type are
203 0:Disabled, 1:Enabled (DCI OOB+[DbC]), 2:Enabled (DCI OOB),
204 3:Enabled (USB3 DbC), 4:Enabled (XDP/MIPI60), 5:Enabled (USB2 DbC),
205 6:Enable (2-wire DCI OOB), 7:Manual
Subrata Banikebf1daa2020-05-19 12:32:41 +0530206
207config PRERAM_CBMEM_CONSOLE_SIZE
208 hex
209 default 0xe00
Subrata Banik91e89c52019-11-01 18:30:01 +0530210endif