Angel Pons | ba38f37 | 2020-04-05 15:46:45 +0200 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0-only */ |
Lee Leahy | 77ff0b1 | 2015-05-05 15:07:29 -0700 | [diff] [blame] | 2 | |
| 3 | #include <console/console.h> |
| 4 | #include <device/device.h> |
| 5 | #include <device/pci.h> |
Kyösti Mälkki | f1b58b7 | 2019-03-01 13:43:02 +0200 | [diff] [blame] | 6 | #include <device/pci_ops.h> |
Aaron Durbin | 789f2b6 | 2015-09-09 17:05:06 -0500 | [diff] [blame] | 7 | #include <fsp/util.h> |
Lee Leahy | 77ff0b1 | 2015-05-05 15:07:29 -0700 | [diff] [blame] | 8 | #include <soc/pci_devs.h> |
| 9 | #include <soc/ramstage.h> |
Lee Leahy | 77ff0b1 | 2015-05-05 15:07:29 -0700 | [diff] [blame] | 10 | |
Elyes HAOUAS | c338507 | 2019-03-21 15:38:06 +0100 | [diff] [blame] | 11 | #include "chip.h" |
| 12 | |
Lee Leahy | 77ff0b1 | 2015-05-05 15:07:29 -0700 | [diff] [blame] | 13 | static struct device_operations pci_domain_ops = { |
| 14 | .read_resources = pci_domain_read_resources, |
| 15 | .set_resources = pci_domain_set_resources, |
Lee Leahy | 77ff0b1 | 2015-05-05 15:07:29 -0700 | [diff] [blame] | 16 | .scan_bus = pci_domain_scan_bus, |
Lee Leahy | 77ff0b1 | 2015-05-05 15:07:29 -0700 | [diff] [blame] | 17 | }; |
| 18 | |
| 19 | static struct device_operations cpu_bus_ops = { |
Nico Huber | 2f8ba69 | 2020-04-05 14:05:24 +0200 | [diff] [blame] | 20 | .read_resources = noop_read_resources, |
| 21 | .set_resources = noop_set_resources, |
Lee Leahy | 3247172 | 2015-04-20 15:20:28 -0700 | [diff] [blame] | 22 | .init = soc_init_cpus |
Lee Leahy | 77ff0b1 | 2015-05-05 15:07:29 -0700 | [diff] [blame] | 23 | }; |
| 24 | |
Elyes HAOUAS | b13fac3 | 2018-05-24 22:29:44 +0200 | [diff] [blame] | 25 | static void enable_dev(struct device *dev) |
Lee Leahy | 77ff0b1 | 2015-05-05 15:07:29 -0700 | [diff] [blame] | 26 | { |
| 27 | /* Set the operations if it is a special bus type */ |
| 28 | if (dev->path.type == DEVICE_PATH_DOMAIN) { |
| 29 | dev->ops = &pci_domain_ops; |
Angel Pons | aee7ab2 | 2020-03-19 00:31:58 +0100 | [diff] [blame] | 30 | |
Lee Leahy | 77ff0b1 | 2015-05-05 15:07:29 -0700 | [diff] [blame] | 31 | } else if (dev->path.type == DEVICE_PATH_CPU_CLUSTER) { |
| 32 | dev->ops = &cpu_bus_ops; |
Angel Pons | aee7ab2 | 2020-03-19 00:31:58 +0100 | [diff] [blame] | 33 | |
Lee Leahy | 77ff0b1 | 2015-05-05 15:07:29 -0700 | [diff] [blame] | 34 | } else if (dev->path.type == DEVICE_PATH_PCI) { |
| 35 | /* Handle south cluster enablement. */ |
| 36 | if (PCI_SLOT(dev->path.pci.devfn) > GFX_DEV && |
| 37 | (dev->ops == NULL || dev->ops->enable == NULL)) { |
| 38 | southcluster_enable_dev(dev); |
| 39 | } |
| 40 | } |
| 41 | } |
| 42 | |
Aaron Durbin | 6403167 | 2018-04-21 14:45:32 -0600 | [diff] [blame] | 43 | __weak void board_silicon_USB2_override(SILICON_INIT_UPD *params) |
Matt DeVillier | 2c8ac22 | 2017-08-26 04:53:35 -0500 | [diff] [blame] | 44 | { |
| 45 | } |
| 46 | |
Lee Leahy | 3247172 | 2015-04-20 15:20:28 -0700 | [diff] [blame] | 47 | void soc_silicon_init_params(SILICON_INIT_UPD *params) |
| 48 | { |
Kyösti Mälkki | c70eed1 | 2018-05-22 02:18:00 +0300 | [diff] [blame] | 49 | struct device *dev = pcidev_on_root(LPC_DEV, LPC_FUNC); |
Ravi Sarawadi | d077b58 | 2015-09-09 14:12:16 -0700 | [diff] [blame] | 50 | struct soc_intel_braswell_config *config; |
| 51 | |
| 52 | if (!dev) { |
Elyes HAOUAS | 1e4779e | 2021-01-16 17:31:40 +0100 | [diff] [blame] | 53 | printk(BIOS_ERR, "Error! Device (%s) not found, %s!\n", |
| 54 | dev_path(dev), __func__); |
Ravi Sarawadi | d077b58 | 2015-09-09 14:12:16 -0700 | [diff] [blame] | 55 | return; |
| 56 | } |
| 57 | |
Kyösti Mälkki | 8950cfb | 2019-07-13 22:16:25 +0300 | [diff] [blame] | 58 | config = config_of(dev); |
Lee Leahy | 3247172 | 2015-04-20 15:20:28 -0700 | [diff] [blame] | 59 | |
| 60 | /* Set the parameters for SiliconInit */ |
| 61 | printk(BIOS_DEBUG, "Updating UPD values for SiliconInit\n"); |
Angel Pons | aee7ab2 | 2020-03-19 00:31:58 +0100 | [diff] [blame] | 62 | params->PcdSdcardMode = config->PcdSdcardMode; |
| 63 | params->PcdEnableHsuart0 = config->PcdEnableHsuart0; |
| 64 | params->PcdEnableHsuart1 = config->PcdEnableHsuart1; |
| 65 | params->PcdEnableAzalia = config->PcdEnableAzalia; |
| 66 | params->PcdEnableSata = config->PcdEnableSata; |
| 67 | params->PcdEnableXhci = config->PcdEnableXhci; |
| 68 | params->PcdEnableLpe = config->PcdEnableLpe; |
| 69 | params->PcdEnableDma0 = config->PcdEnableDma0; |
| 70 | params->PcdEnableDma1 = config->PcdEnableDma1; |
| 71 | params->PcdEnableI2C0 = config->PcdEnableI2C0; |
| 72 | params->PcdEnableI2C1 = config->PcdEnableI2C1; |
| 73 | params->PcdEnableI2C2 = config->PcdEnableI2C2; |
| 74 | params->PcdEnableI2C3 = config->PcdEnableI2C3; |
| 75 | params->PcdEnableI2C4 = config->PcdEnableI2C4; |
| 76 | params->PcdEnableI2C5 = config->PcdEnableI2C5; |
| 77 | params->PcdEnableI2C6 = config->PcdEnableI2C6; |
| 78 | params->GraphicsConfigPtr = 0; |
| 79 | params->AzaliaConfigPtr = 0; |
| 80 | params->PunitPwrConfigDisable = config->PunitPwrConfigDisable; |
| 81 | params->ChvSvidConfig = config->ChvSvidConfig; |
| 82 | params->DptfDisable = config->DptfDisable; |
| 83 | params->PcdEmmcMode = config->PcdEmmcMode; |
Angel Pons | 233ae19 | 2020-12-11 17:20:16 +0100 | [diff] [blame] | 84 | params->PcdUsb3ClkSsc = 1; |
| 85 | params->PcdDispClkSsc = 1; |
| 86 | params->PcdSataClkSsc = 1; |
Kevin Chiu | 348a6d5 | 2016-06-30 14:50:52 +0800 | [diff] [blame] | 87 | |
Angel Pons | aee7ab2 | 2020-03-19 00:31:58 +0100 | [diff] [blame] | 88 | params->Usb2Port0PerPortPeTxiSet = config->Usb2Port0PerPortPeTxiSet; |
| 89 | params->Usb2Port0PerPortTxiSet = config->Usb2Port0PerPortTxiSet; |
| 90 | params->Usb2Port0IUsbTxEmphasisEn = config->Usb2Port0IUsbTxEmphasisEn; |
| 91 | params->Usb2Port0PerPortTxPeHalf = config->Usb2Port0PerPortTxPeHalf; |
Kevin Chiu | 348a6d5 | 2016-06-30 14:50:52 +0800 | [diff] [blame] | 92 | |
Angel Pons | aee7ab2 | 2020-03-19 00:31:58 +0100 | [diff] [blame] | 93 | params->Usb2Port1PerPortPeTxiSet = config->Usb2Port1PerPortPeTxiSet; |
| 94 | params->Usb2Port1PerPortTxiSet = config->Usb2Port1PerPortTxiSet; |
| 95 | params->Usb2Port1IUsbTxEmphasisEn = config->Usb2Port1IUsbTxEmphasisEn; |
| 96 | params->Usb2Port1PerPortTxPeHalf = config->Usb2Port1PerPortTxPeHalf; |
Kevin Chiu | 348a6d5 | 2016-06-30 14:50:52 +0800 | [diff] [blame] | 97 | |
Angel Pons | aee7ab2 | 2020-03-19 00:31:58 +0100 | [diff] [blame] | 98 | params->Usb2Port2PerPortPeTxiSet = config->Usb2Port2PerPortPeTxiSet; |
| 99 | params->Usb2Port2PerPortTxiSet = config->Usb2Port2PerPortTxiSet; |
| 100 | params->Usb2Port2IUsbTxEmphasisEn = config->Usb2Port2IUsbTxEmphasisEn; |
| 101 | params->Usb2Port2PerPortTxPeHalf = config->Usb2Port2PerPortTxPeHalf; |
Kevin Chiu | 348a6d5 | 2016-06-30 14:50:52 +0800 | [diff] [blame] | 102 | |
Angel Pons | aee7ab2 | 2020-03-19 00:31:58 +0100 | [diff] [blame] | 103 | params->Usb2Port3PerPortPeTxiSet = config->Usb2Port3PerPortPeTxiSet; |
| 104 | params->Usb2Port3PerPortTxiSet = config->Usb2Port3PerPortTxiSet; |
| 105 | params->Usb2Port3IUsbTxEmphasisEn = config->Usb2Port3IUsbTxEmphasisEn; |
| 106 | params->Usb2Port3PerPortTxPeHalf = config->Usb2Port3PerPortTxPeHalf; |
Kevin Chiu | 348a6d5 | 2016-06-30 14:50:52 +0800 | [diff] [blame] | 107 | |
Angel Pons | aee7ab2 | 2020-03-19 00:31:58 +0100 | [diff] [blame] | 108 | params->Usb2Port4PerPortPeTxiSet = config->Usb2Port4PerPortPeTxiSet; |
| 109 | params->Usb2Port4PerPortTxiSet = config->Usb2Port4PerPortTxiSet; |
| 110 | params->Usb2Port4IUsbTxEmphasisEn = config->Usb2Port4IUsbTxEmphasisEn; |
| 111 | params->Usb2Port4PerPortTxPeHalf = config->Usb2Port4PerPortTxPeHalf; |
| 112 | |
| 113 | params->Usb3Lane0Ow2tapgen2deemph3p5 = config->Usb3Lane0Ow2tapgen2deemph3p5; |
| 114 | params->Usb3Lane1Ow2tapgen2deemph3p5 = config->Usb3Lane1Ow2tapgen2deemph3p5; |
| 115 | params->Usb3Lane2Ow2tapgen2deemph3p5 = config->Usb3Lane2Ow2tapgen2deemph3p5; |
| 116 | params->Usb3Lane3Ow2tapgen2deemph3p5 = config->Usb3Lane3Ow2tapgen2deemph3p5; |
| 117 | |
Angel Pons | 233ae19 | 2020-12-11 17:20:16 +0100 | [diff] [blame] | 118 | params->PcdSataInterfaceSpeed = 3; |
Angel Pons | aee7ab2 | 2020-03-19 00:31:58 +0100 | [diff] [blame] | 119 | params->PcdPchUsbSsicPort = config->PcdPchUsbSsicPort; |
| 120 | params->PcdPchUsbHsicPort = config->PcdPchUsbHsicPort; |
Angel Pons | 233ae19 | 2020-12-11 17:20:16 +0100 | [diff] [blame] | 121 | params->PcdPcieRootPortSpeed = 0; |
Angel Pons | aee7ab2 | 2020-03-19 00:31:58 +0100 | [diff] [blame] | 122 | params->PcdPchSsicEnable = config->PcdPchSsicEnable; |
Angel Pons | 233ae19 | 2020-12-11 17:20:16 +0100 | [diff] [blame] | 123 | params->PcdRtcLock = 0; |
Angel Pons | aee7ab2 | 2020-03-19 00:31:58 +0100 | [diff] [blame] | 124 | params->PMIC_I2CBus = config->PMIC_I2CBus; |
| 125 | params->ISPEnable = config->ISPEnable; |
| 126 | params->ISPPciDevConfig = config->ISPPciDevConfig; |
| 127 | params->PcdSdDetectChk = config->PcdSdDetectChk; |
| 128 | params->I2C0Frequency = config->I2C0Frequency; |
| 129 | params->I2C1Frequency = config->I2C1Frequency; |
| 130 | params->I2C2Frequency = config->I2C2Frequency; |
| 131 | params->I2C3Frequency = config->I2C3Frequency; |
| 132 | params->I2C4Frequency = config->I2C4Frequency; |
| 133 | params->I2C5Frequency = config->I2C5Frequency; |
| 134 | params->I2C6Frequency = config->I2C6Frequency; |
Matt DeVillier | 143a836 | 2017-08-26 04:47:15 -0500 | [diff] [blame] | 135 | |
Matt DeVillier | 2c8ac22 | 2017-08-26 04:53:35 -0500 | [diff] [blame] | 136 | board_silicon_USB2_override(params); |
Lee Leahy | 3247172 | 2015-04-20 15:20:28 -0700 | [diff] [blame] | 137 | } |
| 138 | |
Angel Pons | aee7ab2 | 2020-03-19 00:31:58 +0100 | [diff] [blame] | 139 | void soc_display_silicon_init_params(const SILICON_INIT_UPD *old, SILICON_INIT_UPD *new) |
Lee Leahy | 3247172 | 2015-04-20 15:20:28 -0700 | [diff] [blame] | 140 | { |
| 141 | /* Display the parameters for SiliconInit */ |
| 142 | printk(BIOS_SPEW, "UPD values for SiliconInit:\n"); |
Angel Pons | aee7ab2 | 2020-03-19 00:31:58 +0100 | [diff] [blame] | 143 | |
| 144 | fsp_display_upd_value("PcdSdcardMode", 1, |
| 145 | old->PcdSdcardMode, |
| 146 | new->PcdSdcardMode); |
| 147 | fsp_display_upd_value("PcdEnableHsuart0", 1, |
| 148 | old->PcdEnableHsuart0, |
| 149 | new->PcdEnableHsuart0); |
| 150 | fsp_display_upd_value("PcdEnableHsuart1", 1, |
| 151 | old->PcdEnableHsuart1, |
| 152 | new->PcdEnableHsuart1); |
| 153 | fsp_display_upd_value("PcdEnableAzalia", 1, |
| 154 | old->PcdEnableAzalia, |
| 155 | new->PcdEnableAzalia); |
Lee Leahy | 66208bd | 2015-10-15 16:17:58 -0700 | [diff] [blame] | 156 | fsp_display_upd_value("AzaliaConfigPtr", 4, |
Angel Pons | aee7ab2 | 2020-03-19 00:31:58 +0100 | [diff] [blame] | 157 | (uint32_t)old->AzaliaConfigPtr, |
| 158 | (uint32_t)new->AzaliaConfigPtr); |
| 159 | |
| 160 | fsp_display_upd_value("PcdEnableSata", 1, old->PcdEnableSata, new->PcdEnableSata); |
| 161 | fsp_display_upd_value("PcdEnableXhci", 1, old->PcdEnableXhci, new->PcdEnableXhci); |
| 162 | fsp_display_upd_value("PcdEnableLpe", 1, old->PcdEnableLpe, new->PcdEnableLpe); |
| 163 | fsp_display_upd_value("PcdEnableDma0", 1, old->PcdEnableDma0, new->PcdEnableDma0); |
| 164 | fsp_display_upd_value("PcdEnableDma1", 1, old->PcdEnableDma1, new->PcdEnableDma1); |
| 165 | fsp_display_upd_value("PcdEnableI2C0", 1, old->PcdEnableI2C0, new->PcdEnableI2C0); |
| 166 | fsp_display_upd_value("PcdEnableI2C1", 1, old->PcdEnableI2C1, new->PcdEnableI2C1); |
| 167 | fsp_display_upd_value("PcdEnableI2C2", 1, old->PcdEnableI2C2, new->PcdEnableI2C2); |
| 168 | fsp_display_upd_value("PcdEnableI2C3", 1, old->PcdEnableI2C3, new->PcdEnableI2C3); |
| 169 | fsp_display_upd_value("PcdEnableI2C4", 1, old->PcdEnableI2C4, new->PcdEnableI2C4); |
| 170 | fsp_display_upd_value("PcdEnableI2C5", 1, old->PcdEnableI2C5, new->PcdEnableI2C5); |
| 171 | fsp_display_upd_value("PcdEnableI2C6", 1, old->PcdEnableI2C6, new->PcdEnableI2C6); |
| 172 | |
Lee Leahy | 66208bd | 2015-10-15 16:17:58 -0700 | [diff] [blame] | 173 | fsp_display_upd_value("PcdGraphicsConfigPtr", 4, |
Angel Pons | aee7ab2 | 2020-03-19 00:31:58 +0100 | [diff] [blame] | 174 | old->GraphicsConfigPtr, |
| 175 | new->GraphicsConfigPtr); |
Lee Leahy | 66208bd | 2015-10-15 16:17:58 -0700 | [diff] [blame] | 176 | fsp_display_upd_value("GpioFamilyInitTablePtr", 4, |
Lee Leahy | 3247172 | 2015-04-20 15:20:28 -0700 | [diff] [blame] | 177 | (uint32_t)old->GpioFamilyInitTablePtr, |
| 178 | (uint32_t)new->GpioFamilyInitTablePtr); |
Lee Leahy | 66208bd | 2015-10-15 16:17:58 -0700 | [diff] [blame] | 179 | fsp_display_upd_value("GpioPadInitTablePtr", 4, |
Lee Leahy | 3247172 | 2015-04-20 15:20:28 -0700 | [diff] [blame] | 180 | (uint32_t)old->GpioPadInitTablePtr, |
| 181 | (uint32_t)new->GpioPadInitTablePtr); |
Lee Leahy | 66208bd | 2015-10-15 16:17:58 -0700 | [diff] [blame] | 182 | fsp_display_upd_value("PunitPwrConfigDisable", 1, |
Angel Pons | aee7ab2 | 2020-03-19 00:31:58 +0100 | [diff] [blame] | 183 | old->PunitPwrConfigDisable, |
| 184 | new->PunitPwrConfigDisable); |
| 185 | |
| 186 | fsp_display_upd_value("ChvSvidConfig", 1, old->ChvSvidConfig, new->ChvSvidConfig); |
| 187 | fsp_display_upd_value("DptfDisable", 1, old->DptfDisable, new->DptfDisable); |
| 188 | fsp_display_upd_value("PcdEmmcMode", 1, old->PcdEmmcMode, new->PcdEmmcMode); |
| 189 | fsp_display_upd_value("PcdUsb3ClkSsc", 1, old->PcdUsb3ClkSsc, new->PcdUsb3ClkSsc); |
| 190 | fsp_display_upd_value("PcdDispClkSsc", 1, old->PcdDispClkSsc, new->PcdDispClkSsc); |
| 191 | fsp_display_upd_value("PcdSataClkSsc", 1, old->PcdSataClkSsc, new->PcdSataClkSsc); |
| 192 | |
Lee Leahy | 66208bd | 2015-10-15 16:17:58 -0700 | [diff] [blame] | 193 | fsp_display_upd_value("Usb2Port0PerPortPeTxiSet", 1, |
Angel Pons | aee7ab2 | 2020-03-19 00:31:58 +0100 | [diff] [blame] | 194 | old->Usb2Port0PerPortPeTxiSet, |
| 195 | new->Usb2Port0PerPortPeTxiSet); |
Lee Leahy | 66208bd | 2015-10-15 16:17:58 -0700 | [diff] [blame] | 196 | fsp_display_upd_value("Usb2Port0PerPortTxiSet", 1, |
Angel Pons | aee7ab2 | 2020-03-19 00:31:58 +0100 | [diff] [blame] | 197 | old->Usb2Port0PerPortTxiSet, |
| 198 | new->Usb2Port0PerPortTxiSet); |
Lee Leahy | 66208bd | 2015-10-15 16:17:58 -0700 | [diff] [blame] | 199 | fsp_display_upd_value("Usb2Port0IUsbTxEmphasisEn", 1, |
Angel Pons | aee7ab2 | 2020-03-19 00:31:58 +0100 | [diff] [blame] | 200 | old->Usb2Port0IUsbTxEmphasisEn, |
| 201 | new->Usb2Port0IUsbTxEmphasisEn); |
Lee Leahy | 66208bd | 2015-10-15 16:17:58 -0700 | [diff] [blame] | 202 | fsp_display_upd_value("Usb2Port0PerPortTxPeHalf", 1, |
Angel Pons | aee7ab2 | 2020-03-19 00:31:58 +0100 | [diff] [blame] | 203 | old->Usb2Port0PerPortTxPeHalf, |
| 204 | new->Usb2Port0PerPortTxPeHalf); |
Lee Leahy | 66208bd | 2015-10-15 16:17:58 -0700 | [diff] [blame] | 205 | fsp_display_upd_value("Usb2Port1PerPortPeTxiSet", 1, |
Angel Pons | aee7ab2 | 2020-03-19 00:31:58 +0100 | [diff] [blame] | 206 | old->Usb2Port1PerPortPeTxiSet, |
| 207 | new->Usb2Port1PerPortPeTxiSet); |
Lee Leahy | 66208bd | 2015-10-15 16:17:58 -0700 | [diff] [blame] | 208 | fsp_display_upd_value("Usb2Port1PerPortTxiSet", 1, |
Angel Pons | aee7ab2 | 2020-03-19 00:31:58 +0100 | [diff] [blame] | 209 | old->Usb2Port1PerPortTxiSet, |
| 210 | new->Usb2Port1PerPortTxiSet); |
Lee Leahy | 66208bd | 2015-10-15 16:17:58 -0700 | [diff] [blame] | 211 | fsp_display_upd_value("Usb2Port1IUsbTxEmphasisEn", 1, |
Angel Pons | aee7ab2 | 2020-03-19 00:31:58 +0100 | [diff] [blame] | 212 | old->Usb2Port1IUsbTxEmphasisEn, |
| 213 | new->Usb2Port1IUsbTxEmphasisEn); |
Lee Leahy | 66208bd | 2015-10-15 16:17:58 -0700 | [diff] [blame] | 214 | fsp_display_upd_value("Usb2Port1PerPortTxPeHalf", 1, |
Angel Pons | aee7ab2 | 2020-03-19 00:31:58 +0100 | [diff] [blame] | 215 | old->Usb2Port1PerPortTxPeHalf, |
| 216 | new->Usb2Port1PerPortTxPeHalf); |
Lee Leahy | 66208bd | 2015-10-15 16:17:58 -0700 | [diff] [blame] | 217 | fsp_display_upd_value("Usb2Port2PerPortPeTxiSet", 1, |
Angel Pons | aee7ab2 | 2020-03-19 00:31:58 +0100 | [diff] [blame] | 218 | old->Usb2Port2PerPortPeTxiSet, |
| 219 | new->Usb2Port2PerPortPeTxiSet); |
Lee Leahy | 66208bd | 2015-10-15 16:17:58 -0700 | [diff] [blame] | 220 | fsp_display_upd_value("Usb2Port2PerPortTxiSet", 1, |
Angel Pons | aee7ab2 | 2020-03-19 00:31:58 +0100 | [diff] [blame] | 221 | old->Usb2Port2PerPortTxiSet, |
| 222 | new->Usb2Port2PerPortTxiSet); |
Lee Leahy | 66208bd | 2015-10-15 16:17:58 -0700 | [diff] [blame] | 223 | fsp_display_upd_value("Usb2Port2IUsbTxEmphasisEn", 1, |
Angel Pons | aee7ab2 | 2020-03-19 00:31:58 +0100 | [diff] [blame] | 224 | old->Usb2Port2IUsbTxEmphasisEn, |
| 225 | new->Usb2Port2IUsbTxEmphasisEn); |
Lee Leahy | 66208bd | 2015-10-15 16:17:58 -0700 | [diff] [blame] | 226 | fsp_display_upd_value("Usb2Port2PerPortTxPeHalf", 1, |
Angel Pons | aee7ab2 | 2020-03-19 00:31:58 +0100 | [diff] [blame] | 227 | old->Usb2Port2PerPortTxPeHalf, |
| 228 | new->Usb2Port2PerPortTxPeHalf); |
Lee Leahy | 66208bd | 2015-10-15 16:17:58 -0700 | [diff] [blame] | 229 | fsp_display_upd_value("Usb2Port3PerPortPeTxiSet", 1, |
Angel Pons | aee7ab2 | 2020-03-19 00:31:58 +0100 | [diff] [blame] | 230 | old->Usb2Port3PerPortPeTxiSet, |
| 231 | new->Usb2Port3PerPortPeTxiSet); |
Lee Leahy | 66208bd | 2015-10-15 16:17:58 -0700 | [diff] [blame] | 232 | fsp_display_upd_value("Usb2Port3PerPortTxiSet", 1, |
Angel Pons | aee7ab2 | 2020-03-19 00:31:58 +0100 | [diff] [blame] | 233 | old->Usb2Port3PerPortTxiSet, |
| 234 | new->Usb2Port3PerPortTxiSet); |
Lee Leahy | 66208bd | 2015-10-15 16:17:58 -0700 | [diff] [blame] | 235 | fsp_display_upd_value("Usb2Port3IUsbTxEmphasisEn", 1, |
Angel Pons | aee7ab2 | 2020-03-19 00:31:58 +0100 | [diff] [blame] | 236 | old->Usb2Port3IUsbTxEmphasisEn, |
| 237 | new->Usb2Port3IUsbTxEmphasisEn); |
Lee Leahy | 66208bd | 2015-10-15 16:17:58 -0700 | [diff] [blame] | 238 | fsp_display_upd_value("Usb2Port3PerPortTxPeHalf", 1, |
Angel Pons | aee7ab2 | 2020-03-19 00:31:58 +0100 | [diff] [blame] | 239 | old->Usb2Port3PerPortTxPeHalf, |
| 240 | new->Usb2Port3PerPortTxPeHalf); |
Lee Leahy | 66208bd | 2015-10-15 16:17:58 -0700 | [diff] [blame] | 241 | fsp_display_upd_value("Usb2Port4PerPortPeTxiSet", 1, |
Angel Pons | aee7ab2 | 2020-03-19 00:31:58 +0100 | [diff] [blame] | 242 | old->Usb2Port4PerPortPeTxiSet, |
| 243 | new->Usb2Port4PerPortPeTxiSet); |
Lee Leahy | 66208bd | 2015-10-15 16:17:58 -0700 | [diff] [blame] | 244 | fsp_display_upd_value("Usb2Port4PerPortTxiSet", 1, |
Angel Pons | aee7ab2 | 2020-03-19 00:31:58 +0100 | [diff] [blame] | 245 | old->Usb2Port4PerPortTxiSet, |
| 246 | new->Usb2Port4PerPortTxiSet); |
Lee Leahy | 66208bd | 2015-10-15 16:17:58 -0700 | [diff] [blame] | 247 | fsp_display_upd_value("Usb2Port4IUsbTxEmphasisEn", 1, |
Angel Pons | aee7ab2 | 2020-03-19 00:31:58 +0100 | [diff] [blame] | 248 | old->Usb2Port4IUsbTxEmphasisEn, |
| 249 | new->Usb2Port4IUsbTxEmphasisEn); |
Lee Leahy | 66208bd | 2015-10-15 16:17:58 -0700 | [diff] [blame] | 250 | fsp_display_upd_value("Usb2Port4PerPortTxPeHalf", 1, |
Angel Pons | aee7ab2 | 2020-03-19 00:31:58 +0100 | [diff] [blame] | 251 | old->Usb2Port4PerPortTxPeHalf, |
| 252 | new->Usb2Port4PerPortTxPeHalf); |
Lee Leahy | 66208bd | 2015-10-15 16:17:58 -0700 | [diff] [blame] | 253 | fsp_display_upd_value("Usb3Lane0Ow2tapgen2deemph3p5", 1, |
Angel Pons | aee7ab2 | 2020-03-19 00:31:58 +0100 | [diff] [blame] | 254 | old->Usb3Lane0Ow2tapgen2deemph3p5, |
| 255 | new->Usb3Lane0Ow2tapgen2deemph3p5); |
Lee Leahy | 66208bd | 2015-10-15 16:17:58 -0700 | [diff] [blame] | 256 | fsp_display_upd_value("Usb3Lane1Ow2tapgen2deemph3p5", 1, |
Angel Pons | aee7ab2 | 2020-03-19 00:31:58 +0100 | [diff] [blame] | 257 | old->Usb3Lane1Ow2tapgen2deemph3p5, |
| 258 | new->Usb3Lane1Ow2tapgen2deemph3p5); |
Lee Leahy | 66208bd | 2015-10-15 16:17:58 -0700 | [diff] [blame] | 259 | fsp_display_upd_value("Usb3Lane2Ow2tapgen2deemph3p5", 1, |
Angel Pons | aee7ab2 | 2020-03-19 00:31:58 +0100 | [diff] [blame] | 260 | old->Usb3Lane2Ow2tapgen2deemph3p5, |
| 261 | new->Usb3Lane2Ow2tapgen2deemph3p5); |
Lee Leahy | 66208bd | 2015-10-15 16:17:58 -0700 | [diff] [blame] | 262 | fsp_display_upd_value("Usb3Lane3Ow2tapgen2deemph3p5", 1, |
Angel Pons | aee7ab2 | 2020-03-19 00:31:58 +0100 | [diff] [blame] | 263 | old->Usb3Lane3Ow2tapgen2deemph3p5, |
| 264 | new->Usb3Lane3Ow2tapgen2deemph3p5); |
Lee Leahy | 66208bd | 2015-10-15 16:17:58 -0700 | [diff] [blame] | 265 | fsp_display_upd_value("PcdSataInterfaceSpeed", 1, |
Angel Pons | aee7ab2 | 2020-03-19 00:31:58 +0100 | [diff] [blame] | 266 | old->PcdSataInterfaceSpeed, |
| 267 | new->PcdSataInterfaceSpeed); |
Lee Leahy | 66208bd | 2015-10-15 16:17:58 -0700 | [diff] [blame] | 268 | fsp_display_upd_value("PcdPchUsbSsicPort", 1, |
Angel Pons | aee7ab2 | 2020-03-19 00:31:58 +0100 | [diff] [blame] | 269 | old->PcdPchUsbSsicPort, |
| 270 | new->PcdPchUsbSsicPort); |
Lee Leahy | 66208bd | 2015-10-15 16:17:58 -0700 | [diff] [blame] | 271 | fsp_display_upd_value("PcdPchUsbHsicPort", 1, |
Angel Pons | aee7ab2 | 2020-03-19 00:31:58 +0100 | [diff] [blame] | 272 | old->PcdPchUsbHsicPort, |
| 273 | new->PcdPchUsbHsicPort); |
Lee Leahy | 66208bd | 2015-10-15 16:17:58 -0700 | [diff] [blame] | 274 | fsp_display_upd_value("PcdPcieRootPortSpeed", 1, |
Angel Pons | aee7ab2 | 2020-03-19 00:31:58 +0100 | [diff] [blame] | 275 | old->PcdPcieRootPortSpeed, |
| 276 | new->PcdPcieRootPortSpeed); |
| 277 | fsp_display_upd_value("PcdPchSsicEnable", 1, |
| 278 | old->PcdPchSsicEnable, |
| 279 | new->PcdPchSsicEnable); |
| 280 | |
| 281 | fsp_display_upd_value("PcdLogoPtr", 4, old->PcdLogoPtr, new->PcdLogoPtr); |
| 282 | fsp_display_upd_value("PcdLogoSize", 4, old->PcdLogoSize, new->PcdLogoSize); |
| 283 | fsp_display_upd_value("PcdRtcLock", 1, old->PcdRtcLock, new->PcdRtcLock); |
| 284 | fsp_display_upd_value("PMIC_I2CBus", 1, old->PMIC_I2CBus, new->PMIC_I2CBus); |
| 285 | fsp_display_upd_value("ISPEnable", 1, old->ISPEnable, new->ISPEnable); |
| 286 | fsp_display_upd_value("ISPPciDevConfig", 1, old->ISPPciDevConfig, new->ISPPciDevConfig); |
| 287 | fsp_display_upd_value("PcdSdDetectChk", 1, old->PcdSdDetectChk, new->PcdSdDetectChk); |
Lee Leahy | 3247172 | 2015-04-20 15:20:28 -0700 | [diff] [blame] | 288 | } |
| 289 | |
Lee Leahy | 77ff0b1 | 2015-05-05 15:07:29 -0700 | [diff] [blame] | 290 | /* Called at BS_DEV_INIT_CHIPS time -- very early. Just after BS_PRE_DEVICE. */ |
| 291 | static void soc_init(void *chip_info) |
| 292 | { |
Lee Leahy | 3247172 | 2015-04-20 15:20:28 -0700 | [diff] [blame] | 293 | soc_init_pre_device(chip_info); |
Lee Leahy | 77ff0b1 | 2015-05-05 15:07:29 -0700 | [diff] [blame] | 294 | } |
| 295 | |
Lee Leahy | 3247172 | 2015-04-20 15:20:28 -0700 | [diff] [blame] | 296 | struct chip_operations soc_intel_braswell_ops = { |
| 297 | CHIP_NAME("Intel Braswell SoC") |
Lee Leahy | 77ff0b1 | 2015-05-05 15:07:29 -0700 | [diff] [blame] | 298 | .enable_dev = enable_dev, |
Angel Pons | aee7ab2 | 2020-03-19 00:31:58 +0100 | [diff] [blame] | 299 | .init = soc_init, |
Lee Leahy | 77ff0b1 | 2015-05-05 15:07:29 -0700 | [diff] [blame] | 300 | }; |
| 301 | |
Lee Leahy | 77ff0b1 | 2015-05-05 15:07:29 -0700 | [diff] [blame] | 302 | struct pci_operations soc_pci_ops = { |
Subrata Banik | 4a0f071 | 2019-03-20 14:29:47 +0530 | [diff] [blame] | 303 | .set_subsystem = &pci_dev_set_subsystem, |
Lee Leahy | 77ff0b1 | 2015-05-05 15:07:29 -0700 | [diff] [blame] | 304 | }; |
Matt DeVillier | 143a836 | 2017-08-26 04:47:15 -0500 | [diff] [blame] | 305 | |
| 306 | /** |
| 307 | Return SoC stepping type |
| 308 | |
| 309 | @retval SOC_STEPPING SoC stepping type |
| 310 | **/ |
| 311 | int SocStepping(void) |
| 312 | { |
Kyösti Mälkki | c70eed1 | 2018-05-22 02:18:00 +0300 | [diff] [blame] | 313 | struct device *dev = pcidev_on_root(LPC_DEV, LPC_FUNC); |
Angel Pons | aee7ab2 | 2020-03-19 00:31:58 +0100 | [diff] [blame] | 314 | const u8 revid = pci_read_config8(dev, 0x8); |
Matt DeVillier | 143a836 | 2017-08-26 04:47:15 -0500 | [diff] [blame] | 315 | |
| 316 | switch (revid & B_PCH_LPC_RID_STEPPING_MASK) { |
| 317 | case V_PCH_LPC_RID_A0: |
Angel Pons | aee7ab2 | 2020-03-19 00:31:58 +0100 | [diff] [blame] | 318 | return SocA0; |
Matt DeVillier | 143a836 | 2017-08-26 04:47:15 -0500 | [diff] [blame] | 319 | case V_PCH_LPC_RID_A1: |
Angel Pons | aee7ab2 | 2020-03-19 00:31:58 +0100 | [diff] [blame] | 320 | return SocA1; |
Matt DeVillier | 143a836 | 2017-08-26 04:47:15 -0500 | [diff] [blame] | 321 | case V_PCH_LPC_RID_A2: |
Angel Pons | aee7ab2 | 2020-03-19 00:31:58 +0100 | [diff] [blame] | 322 | return SocA2; |
Matt DeVillier | 143a836 | 2017-08-26 04:47:15 -0500 | [diff] [blame] | 323 | case V_PCH_LPC_RID_A3: |
Angel Pons | aee7ab2 | 2020-03-19 00:31:58 +0100 | [diff] [blame] | 324 | return SocA3; |
Matt DeVillier | 143a836 | 2017-08-26 04:47:15 -0500 | [diff] [blame] | 325 | case V_PCH_LPC_RID_A4: |
Angel Pons | aee7ab2 | 2020-03-19 00:31:58 +0100 | [diff] [blame] | 326 | return SocA4; |
Matt DeVillier | 143a836 | 2017-08-26 04:47:15 -0500 | [diff] [blame] | 327 | case V_PCH_LPC_RID_A5: |
Angel Pons | aee7ab2 | 2020-03-19 00:31:58 +0100 | [diff] [blame] | 328 | return SocA5; |
Matt DeVillier | 143a836 | 2017-08-26 04:47:15 -0500 | [diff] [blame] | 329 | case V_PCH_LPC_RID_A6: |
Angel Pons | aee7ab2 | 2020-03-19 00:31:58 +0100 | [diff] [blame] | 330 | return SocA6; |
Matt DeVillier | 143a836 | 2017-08-26 04:47:15 -0500 | [diff] [blame] | 331 | case V_PCH_LPC_RID_A7: |
Angel Pons | aee7ab2 | 2020-03-19 00:31:58 +0100 | [diff] [blame] | 332 | return SocA7; |
Matt DeVillier | 143a836 | 2017-08-26 04:47:15 -0500 | [diff] [blame] | 333 | case V_PCH_LPC_RID_B0: |
Angel Pons | aee7ab2 | 2020-03-19 00:31:58 +0100 | [diff] [blame] | 334 | return SocB0; |
Matt DeVillier | 143a836 | 2017-08-26 04:47:15 -0500 | [diff] [blame] | 335 | case V_PCH_LPC_RID_B1: |
Angel Pons | aee7ab2 | 2020-03-19 00:31:58 +0100 | [diff] [blame] | 336 | return SocB1; |
Matt DeVillier | 143a836 | 2017-08-26 04:47:15 -0500 | [diff] [blame] | 337 | case V_PCH_LPC_RID_B2: |
Angel Pons | aee7ab2 | 2020-03-19 00:31:58 +0100 | [diff] [blame] | 338 | return SocB2; |
Matt DeVillier | 143a836 | 2017-08-26 04:47:15 -0500 | [diff] [blame] | 339 | case V_PCH_LPC_RID_B3: |
Angel Pons | aee7ab2 | 2020-03-19 00:31:58 +0100 | [diff] [blame] | 340 | return SocB3; |
Matt DeVillier | 143a836 | 2017-08-26 04:47:15 -0500 | [diff] [blame] | 341 | case V_PCH_LPC_RID_B4: |
Angel Pons | aee7ab2 | 2020-03-19 00:31:58 +0100 | [diff] [blame] | 342 | return SocB4; |
Matt DeVillier | 143a836 | 2017-08-26 04:47:15 -0500 | [diff] [blame] | 343 | case V_PCH_LPC_RID_B5: |
Angel Pons | aee7ab2 | 2020-03-19 00:31:58 +0100 | [diff] [blame] | 344 | return SocB5; |
Matt DeVillier | 143a836 | 2017-08-26 04:47:15 -0500 | [diff] [blame] | 345 | case V_PCH_LPC_RID_B6: |
Angel Pons | aee7ab2 | 2020-03-19 00:31:58 +0100 | [diff] [blame] | 346 | return SocB6; |
Matt DeVillier | 143a836 | 2017-08-26 04:47:15 -0500 | [diff] [blame] | 347 | case V_PCH_LPC_RID_B7: |
Angel Pons | aee7ab2 | 2020-03-19 00:31:58 +0100 | [diff] [blame] | 348 | return SocB7; |
Matt DeVillier | 143a836 | 2017-08-26 04:47:15 -0500 | [diff] [blame] | 349 | case V_PCH_LPC_RID_C0: |
Angel Pons | aee7ab2 | 2020-03-19 00:31:58 +0100 | [diff] [blame] | 350 | return SocC0; |
Matt DeVillier | 143a836 | 2017-08-26 04:47:15 -0500 | [diff] [blame] | 351 | case V_PCH_LPC_RID_C1: |
Angel Pons | aee7ab2 | 2020-03-19 00:31:58 +0100 | [diff] [blame] | 352 | return SocC1; |
Matt DeVillier | 143a836 | 2017-08-26 04:47:15 -0500 | [diff] [blame] | 353 | case V_PCH_LPC_RID_C2: |
Angel Pons | aee7ab2 | 2020-03-19 00:31:58 +0100 | [diff] [blame] | 354 | return SocC2; |
Matt DeVillier | 143a836 | 2017-08-26 04:47:15 -0500 | [diff] [blame] | 355 | case V_PCH_LPC_RID_C3: |
Angel Pons | aee7ab2 | 2020-03-19 00:31:58 +0100 | [diff] [blame] | 356 | return SocC3; |
Matt DeVillier | 143a836 | 2017-08-26 04:47:15 -0500 | [diff] [blame] | 357 | case V_PCH_LPC_RID_C4: |
Angel Pons | aee7ab2 | 2020-03-19 00:31:58 +0100 | [diff] [blame] | 358 | return SocC4; |
Matt DeVillier | 143a836 | 2017-08-26 04:47:15 -0500 | [diff] [blame] | 359 | case V_PCH_LPC_RID_C5: |
Angel Pons | aee7ab2 | 2020-03-19 00:31:58 +0100 | [diff] [blame] | 360 | return SocC5; |
Matt DeVillier | 143a836 | 2017-08-26 04:47:15 -0500 | [diff] [blame] | 361 | case V_PCH_LPC_RID_C6: |
Angel Pons | aee7ab2 | 2020-03-19 00:31:58 +0100 | [diff] [blame] | 362 | return SocC6; |
Matt DeVillier | 143a836 | 2017-08-26 04:47:15 -0500 | [diff] [blame] | 363 | case V_PCH_LPC_RID_C7: |
Angel Pons | aee7ab2 | 2020-03-19 00:31:58 +0100 | [diff] [blame] | 364 | return SocC7; |
Matt DeVillier | 143a836 | 2017-08-26 04:47:15 -0500 | [diff] [blame] | 365 | case V_PCH_LPC_RID_D0: |
Angel Pons | aee7ab2 | 2020-03-19 00:31:58 +0100 | [diff] [blame] | 366 | return SocD0; |
Matt DeVillier | 143a836 | 2017-08-26 04:47:15 -0500 | [diff] [blame] | 367 | case V_PCH_LPC_RID_D1: |
Angel Pons | aee7ab2 | 2020-03-19 00:31:58 +0100 | [diff] [blame] | 368 | return SocD1; |
Matt DeVillier | 143a836 | 2017-08-26 04:47:15 -0500 | [diff] [blame] | 369 | case V_PCH_LPC_RID_D2: |
Angel Pons | aee7ab2 | 2020-03-19 00:31:58 +0100 | [diff] [blame] | 370 | return SocD2; |
Matt DeVillier | 143a836 | 2017-08-26 04:47:15 -0500 | [diff] [blame] | 371 | case V_PCH_LPC_RID_D3: |
Angel Pons | aee7ab2 | 2020-03-19 00:31:58 +0100 | [diff] [blame] | 372 | return SocD3; |
Matt DeVillier | 143a836 | 2017-08-26 04:47:15 -0500 | [diff] [blame] | 373 | case V_PCH_LPC_RID_D4: |
Angel Pons | aee7ab2 | 2020-03-19 00:31:58 +0100 | [diff] [blame] | 374 | return SocD4; |
Matt DeVillier | 143a836 | 2017-08-26 04:47:15 -0500 | [diff] [blame] | 375 | case V_PCH_LPC_RID_D5: |
Angel Pons | aee7ab2 | 2020-03-19 00:31:58 +0100 | [diff] [blame] | 376 | return SocD5; |
Matt DeVillier | 143a836 | 2017-08-26 04:47:15 -0500 | [diff] [blame] | 377 | case V_PCH_LPC_RID_D6: |
Angel Pons | aee7ab2 | 2020-03-19 00:31:58 +0100 | [diff] [blame] | 378 | return SocD6; |
Matt DeVillier | 143a836 | 2017-08-26 04:47:15 -0500 | [diff] [blame] | 379 | case V_PCH_LPC_RID_D7: |
Angel Pons | aee7ab2 | 2020-03-19 00:31:58 +0100 | [diff] [blame] | 380 | return SocD7; |
Matt DeVillier | 143a836 | 2017-08-26 04:47:15 -0500 | [diff] [blame] | 381 | default: |
Angel Pons | aee7ab2 | 2020-03-19 00:31:58 +0100 | [diff] [blame] | 382 | return SocSteppingMax; |
Matt DeVillier | 143a836 | 2017-08-26 04:47:15 -0500 | [diff] [blame] | 383 | } |
| 384 | } |