blob: 57c55eca7642a3b15387a22fc455f9ffe78cce9b [file] [log] [blame]
Aaron Durbindf214402015-12-14 16:44:26 -06001/*
2 * This file is part of the coreboot project.
3 *
Aaron Durbindf214402015-12-14 16:44:26 -06004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation; version 2 of the License.
8 *
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
13 *
14 */
15
Gaggery Tsaie1a75d42018-01-02 12:13:40 +080016#include <device/pci_ids.h>
Patrick Rudolphe56189c2018-04-18 10:11:59 +020017#include <device/pci_ops.h>
Rizwan Qureshi1222a732016-08-23 14:31:23 +053018#include <fsp/api.h>
19#include <soc/ramstage.h>
Aaron Durbindf214402015-12-14 16:44:26 -060020#include <soc/vr_config.h>
Patrick Rudolph50aebaf82019-08-14 10:07:38 +020021#include <console/console.h>
Patrick Rudolph69e826d2019-08-14 10:23:30 +020022#include <intelblocks/cpulib.h>
Gaggery Tsaie1a75d42018-01-02 12:13:40 +080023
Michael Niewöhnere4c784b2020-03-31 00:28:57 +020024/* Default values for domain configuration. */
Aaron Durbindf214402015-12-14 16:44:26 -060025static const struct vr_config default_configs[NUM_VR_DOMAINS] = {
26 [VR_SYSTEM_AGENT] = {
27 .vr_config_enable = 1,
28 .psi1threshold = VR_CFG_AMP(20),
29 .psi2threshold = VR_CFG_AMP(4),
30 .psi3threshold = VR_CFG_AMP(1),
Michael Niewöhnere4c784b2020-03-31 00:28:57 +020031 .psi3enable = 1,
32 .psi4enable = 1,
Patrick Rudolphb824f7d2019-12-09 08:56:39 +010033 .imon_slope = 0,
34 .imon_offset = 0,
35 .icc_max = 0,
Aaron Durbindf214402015-12-14 16:44:26 -060036 .voltage_limit = 1520,
37 },
38 [VR_IA_CORE] = {
39 .vr_config_enable = 1,
40 .psi1threshold = VR_CFG_AMP(20),
41 .psi2threshold = VR_CFG_AMP(5),
42 .psi3threshold = VR_CFG_AMP(1),
Michael Niewöhnere4c784b2020-03-31 00:28:57 +020043 .psi3enable = 1,
44 .psi4enable = 1,
Patrick Rudolphb824f7d2019-12-09 08:56:39 +010045 .imon_slope = 0,
46 .imon_offset = 0,
47 .icc_max = 0,
Aaron Durbindf214402015-12-14 16:44:26 -060048 .voltage_limit = 1520,
49 },
Aaron Durbindf214402015-12-14 16:44:26 -060050 [VR_GT_UNSLICED] = {
51 .vr_config_enable = 1,
52 .psi1threshold = VR_CFG_AMP(20),
53 .psi2threshold = VR_CFG_AMP(5),
54 .psi3threshold = VR_CFG_AMP(1),
Michael Niewöhnere4c784b2020-03-31 00:28:57 +020055 .psi3enable = 1,
56 .psi4enable = 1,
Patrick Rudolphb824f7d2019-12-09 08:56:39 +010057 .imon_slope = 0,
58 .imon_offset = 0,
59 .icc_max = 0,
Aaron Durbindf214402015-12-14 16:44:26 -060060 .voltage_limit = 1520,
61 },
62 [VR_GT_SLICED] = {
63 .vr_config_enable = 1,
64 .psi1threshold = VR_CFG_AMP(20),
65 .psi2threshold = VR_CFG_AMP(5),
66 .psi3threshold = VR_CFG_AMP(1),
Michael Niewöhnere4c784b2020-03-31 00:28:57 +020067 .psi3enable = 1,
68 .psi4enable = 1,
Patrick Rudolphb824f7d2019-12-09 08:56:39 +010069 .imon_slope = 0,
70 .imon_offset = 0,
71 .icc_max = 0,
Aaron Durbindf214402015-12-14 16:44:26 -060072 .voltage_limit = 1520,
73 },
74};
75
Patrick Rudolph50aebaf82019-08-14 10:07:38 +020076static uint16_t get_sku_icc_max(int domain)
Gaggery Tsaie1a75d42018-01-02 12:13:40 +080077{
Patrick Rudolph69e826d2019-08-14 10:23:30 +020078 const uint16_t tdp = cpu_get_power_max();
79
Maxim Polyakov24ba8502019-08-29 18:40:19 +030080 static uint16_t mch_id = 0, igd_id = 0;
Patrick Rudolph50aebaf82019-08-14 10:07:38 +020081 if (!mch_id) {
82 struct device *dev = pcidev_path_on_root(SA_DEVFN_ROOT);
Maxim Polyakov24ba8502019-08-29 18:40:19 +030083 mch_id = dev ? pci_read_config16(dev, PCI_DEVICE_ID) : 0xffff;
Patrick Rudolph50aebaf82019-08-14 10:07:38 +020084 }
85 if (!igd_id) {
86 struct device *dev = pcidev_path_on_root(SA_DEVFN_IGD);
Maxim Polyakov24ba8502019-08-29 18:40:19 +030087 igd_id = dev ? pci_read_config16(dev, PCI_DEVICE_ID) : 0xffff;
Patrick Rudolph50aebaf82019-08-14 10:07:38 +020088 }
Gaggery Tsaie1a75d42018-01-02 12:13:40 +080089
Patrick Rudolph50aebaf82019-08-14 10:07:38 +020090 /*
Patrick Rudolph69e826d2019-08-14 10:23:30 +020091 * Iccmax table from Doc #559100 Section 7.2 DC Specifications, the
92 * Iccmax is the same among KBL-Y but KBL-U/R.
93 * Addendum for AML-Y #594883, IccMax for IA core is 28A.
Maxim Polyakov24ba8502019-08-29 18:40:19 +030094 * KBL-S #335195, KBL-H #335190, SKL-S #332687, SKL-H #332986,
95 * SKL-U/Y #332990
96 *
97 * Platform Segment SA IA GT (GT/GTx)
98 * ---------------------------------------------------------------------
99 * KBL/SKL-S (95W) quad 11.1 100 45
100 * SKL-S (80W) quad 11.1 82 45
101 * KBL/SKL-S (65W) quad 11.1 79 45
102 * SKL-S (45W) quad 11.1 70 0
103 * KBL/SKL-S (35W) quad 11.1 66 35
104 * SKL-S (25W) quad 11.1 55 35
105 *
106 * KBL/SKL-S (54W) dual 11.1 58 48
107 * KBL/SKL-S (51W) dual 11.1 45 48
108 * KBL/SKL-S (35W) dual 11.1 40 48
109 *
110 * SKL-H + OPC (65W) GT4 quad 8 74 105/24
111 * SKL-H + OPC (45W) GT4 quad 8 74 94/20
112 * SKL-H + OPC (35W) GT4 quad 8 66 94/20
113 *
114 * SKL-H (35W) GT2 dual 11.1 60 55
115 *
116 * KBL/SKL-H (45W) GT2 quad 11.1 68 55
117 * KBL-H (18W) GT2 quad 6.6 60 55
118 *
119 * SKL-U + OPC (28W) GT3 dual 5.1 32 57/19
120 * SKL-U + OPC (15W) GT3 dual 5.1 29 57/19
121 * SKL-U (15W) GT2 dual 4.5 29 31
122 *
Maxim Polyakovc56ca6b2019-10-15 14:13:28 +0300123 * KBL-U + OPC (28W) GT3 dual 5.1 32 57/19
124 * KBL-U + OPC (15W) GT3 dual 5.1 32 57/19
125 * KBL-U (15W) GT1/2 dual 4.5 32 31
126 * KBL-U [*] (15W) GT1 quad 4.5 29 31
Maxim Polyakov24ba8502019-08-29 18:40:19 +0300127 *
128 * KBL-U/R (15W) GT2 quad 6 64 31
Maxim Polyakov24ba8502019-08-29 18:40:19 +0300129 *
130 * SKL/KBL-Y (6W) 4.1 24 24
131 * SKL/KBL-Y (4.5W) 4.1 24 24
Maxim Polyakovc56ca6b2019-10-15 14:13:28 +0300132 *
133 * [*] Pentium/Celeron CPUs with HD Graphics 610
Patrick Rudolph69e826d2019-08-14 10:23:30 +0200134 */
Gaggery Tsaie1a75d42018-01-02 12:13:40 +0800135
Patrick Rudolph50aebaf82019-08-14 10:07:38 +0200136 switch (mch_id) {
Maxim Polyakov24ba8502019-08-29 18:40:19 +0300137 case PCI_DEVICE_ID_INTEL_SKL_ID_S_2: /* fallthrough */
Patrick Rudolph69e826d2019-08-14 10:23:30 +0200138 case PCI_DEVICE_ID_INTEL_KBL_ID_S: {
Maxim Polyakov24ba8502019-08-29 18:40:19 +0300139 uint16_t icc_max[NUM_VR_DOMAINS] = VR_CFG_ALL_DOMAINS_ICC(11.1, 40, 48, 48);
Patrick Rudolph69e826d2019-08-14 10:23:30 +0200140 if (tdp >= 54)
141 icc_max[VR_IA_CORE] = VR_CFG_AMP(58);
142 else if (tdp >= 51)
143 icc_max[VR_IA_CORE] = VR_CFG_AMP(45);
144
145 return icc_max[domain];
Patrick Rudolph69e826d2019-08-14 10:23:30 +0200146 }
Maxim Polyakov24ba8502019-08-29 18:40:19 +0300147 case PCI_DEVICE_ID_INTEL_SKL_ID_S_4: /* fallthrough */
Patrick Rudolph69e826d2019-08-14 10:23:30 +0200148 case PCI_DEVICE_ID_INTEL_KBL_ID_DT_2: /* fallthrough */
149 case PCI_DEVICE_ID_INTEL_KBL_ID_DT: {
Maxim Polyakov24ba8502019-08-29 18:40:19 +0300150 uint16_t icc_max[NUM_VR_DOMAINS] = VR_CFG_ALL_DOMAINS_ICC(11.1, 55, 45, 45);
Patrick Rudolph69e826d2019-08-14 10:23:30 +0200151 if (tdp >= 91)
152 icc_max[VR_IA_CORE] = VR_CFG_AMP(100);
Maxim Polyakov24ba8502019-08-29 18:40:19 +0300153 else if (tdp >= 80)
154 icc_max[VR_IA_CORE] = VR_CFG_AMP(82);
Patrick Rudolph69e826d2019-08-14 10:23:30 +0200155 else if (tdp >= 65)
156 icc_max[VR_IA_CORE] = VR_CFG_AMP(79);
Maxim Polyakov24ba8502019-08-29 18:40:19 +0300157 else if (tdp >= 45) {
158 icc_max[VR_IA_CORE] = VR_CFG_AMP(70);
159 icc_max[VR_GT_SLICED] = 0;
160 icc_max[VR_GT_UNSLICED] = 0;
161 } else if (tdp >= 25) {
162 if (tdp >= 35)
163 icc_max[VR_IA_CORE] = VR_CFG_AMP(66);
164
Maxim Polyakovb4383fc2019-08-29 16:51:37 +0300165 icc_max[VR_GT_SLICED] = VR_CFG_AMP(35);
Maxim Polyakov24ba8502019-08-29 18:40:19 +0300166 icc_max[VR_GT_UNSLICED] = VR_CFG_AMP(35);
Maxim Polyakovb4383fc2019-08-29 16:51:37 +0300167 }
Patrick Rudolph69e826d2019-08-14 10:23:30 +0200168
169 return icc_max[domain];
170 }
Maxim Polyakov24ba8502019-08-29 18:40:19 +0300171 case PCI_DEVICE_ID_INTEL_SKL_ID_H_4: {
172 uint16_t icc_max[NUM_VR_DOMAINS] = VR_CFG_ALL_DOMAINS_ICC(11.1, 60, 94, 20);
Patrick Rudolph69e826d2019-08-14 10:23:30 +0200173 if (tdp >= 45) {
Maxim Polyakov24ba8502019-08-29 18:40:19 +0300174 icc_max[VR_IA_CORE] = VR_CFG_AMP(74);
175 if (tdp >= 65) {
176 icc_max[VR_GT_SLICED] = VR_CFG_AMP(105);
177 icc_max[VR_GT_UNSLICED] = VR_CFG_AMP(24);
178 }
179 }
180 return icc_max[domain];
181 }
182 case PCI_DEVICE_ID_INTEL_SKL_ID_H_2: /* fallthrough */
183 case PCI_DEVICE_ID_INTEL_SKL_ID_H_EM: /* fallthrough */
184 case PCI_DEVICE_ID_INTEL_KBL_ID_H: {
185 uint16_t icc_max[NUM_VR_DOMAINS] = VR_CFG_ALL_DOMAINS_ICC(6.6, 60, 55, 55);
186 if (tdp >= 35) {
187 if (tdp >= 45)
188 icc_max[VR_IA_CORE] = VR_CFG_AMP(68);
189
Patrick Rudolph69e826d2019-08-14 10:23:30 +0200190 icc_max[VR_SYSTEM_AGENT] = VR_CFG_AMP(11.1);
Patrick Rudolph69e826d2019-08-14 10:23:30 +0200191 }
192
193 return icc_max[domain];
194 }
Maxim Polyakov24ba8502019-08-29 18:40:19 +0300195 case PCI_DEVICE_ID_INTEL_SKL_ID_U: {
196 uint16_t icc_max[NUM_VR_DOMAINS] = VR_CFG_ALL_DOMAINS_ICC(5.1, 29, 57, 19);
197 if (tdp >= 28)
198 icc_max[VR_IA_CORE] = VR_CFG_AMP(32);
199 else if (igd_id != PCI_DEVICE_ID_INTEL_SKL_GT3E_SULTM_1) {
200 const uint16_t icc_max_gt2[NUM_VR_DOMAINS] =
201 VR_CFG_ALL_DOMAINS_ICC(4.5, 29, 31, 31);
202
203 return icc_max_gt2[domain];
204 }
205 return icc_max[domain];
206 }
Patrick Rudolph50aebaf82019-08-14 10:07:38 +0200207 case PCI_DEVICE_ID_INTEL_KBL_U_R: {
Maxim Polyakov24ba8502019-08-29 18:40:19 +0300208 const uint16_t icc_max[NUM_VR_DOMAINS] =
209 VR_CFG_ALL_DOMAINS_ICC(6, 64, 31, 31);
Patrick Rudolph50aebaf82019-08-14 10:07:38 +0200210 return icc_max[domain];
211 }
Maxim Polyakov24ba8502019-08-29 18:40:19 +0300212 case PCI_DEVICE_ID_INTEL_SKL_ID_Y: /* fallthrough */
Patrick Rudolph50aebaf82019-08-14 10:07:38 +0200213 case PCI_DEVICE_ID_INTEL_KBL_ID_Y: {
Maxim Polyakov24ba8502019-08-29 18:40:19 +0300214 uint16_t icc_max[NUM_VR_DOMAINS] = VR_CFG_ALL_DOMAINS_ICC(4.1, 24, 24, 24);
Gaggery Tsaie1a75d42018-01-02 12:13:40 +0800215
Patrick Rudolph50aebaf82019-08-14 10:07:38 +0200216 if (igd_id == PCI_DEVICE_ID_INTEL_AML_GT2_ULX)
217 icc_max[VR_IA_CORE] = VR_CFG_AMP(28);
Gaggery Tsaie1a75d42018-01-02 12:13:40 +0800218
Patrick Rudolph50aebaf82019-08-14 10:07:38 +0200219 return icc_max[domain];
220 }
221 case PCI_DEVICE_ID_INTEL_KBL_ID_U: {
Maxim Polyakov24ba8502019-08-29 18:40:19 +0300222 uint16_t icc_max[NUM_VR_DOMAINS] = VR_CFG_ALL_DOMAINS_ICC(4.5, 32, 31, 31);
Gaggery Tsaie1a75d42018-01-02 12:13:40 +0800223
Maxim Polyakovc56ca6b2019-10-15 14:13:28 +0300224 if (igd_id == PCI_DEVICE_ID_INTEL_KBL_GT1_SULTM)
Patrick Rudolph50aebaf82019-08-14 10:07:38 +0200225 icc_max[VR_IA_CORE] = VR_CFG_AMP(29);
226
Maxim Polyakovc56ca6b2019-10-15 14:13:28 +0300227 else if ((igd_id == PCI_DEVICE_ID_INTEL_KBL_GT3E_SULTM_1) ||
228 (igd_id == PCI_DEVICE_ID_INTEL_KBL_GT3E_SULTM_2)) {
229 const uint16_t icc_max_gt3[NUM_VR_DOMAINS] =
230 VR_CFG_ALL_DOMAINS_ICC(5.1, 32, 57, 19);
231
232 return icc_max_gt3[domain];
233 }
234
Patrick Rudolph50aebaf82019-08-14 10:07:38 +0200235 return icc_max[domain];
236 }
237 default:
Maxim Polyakov5f257602019-10-27 15:01:27 +0300238 printk(BIOS_ERR, "ERROR: Unknown MCH (0x%x) in VR-config\n", mch_id);
Patrick Rudolph50aebaf82019-08-14 10:07:38 +0200239 }
240 return 0;
Gaggery Tsaie1a75d42018-01-02 12:13:40 +0800241}
242
Patrick Rudolph9a016232019-08-14 12:10:48 +0200243static uint16_t get_sku_ac_dc_loadline(const int domain)
244{
245 static uint16_t mch_id = 0, igd_id = 0;
246 if (!mch_id) {
247 struct device *dev = pcidev_path_on_root(SA_DEVFN_ROOT);
Maxim Polyakov24ba8502019-08-29 18:40:19 +0300248 mch_id = dev ? pci_read_config16(dev, PCI_DEVICE_ID) : 0xffff;
Patrick Rudolph9a016232019-08-14 12:10:48 +0200249 }
250 if (!igd_id) {
251 struct device *dev = pcidev_path_on_root(SA_DEVFN_IGD);
Maxim Polyakov24ba8502019-08-29 18:40:19 +0300252 igd_id = dev ? pci_read_config16(dev, PCI_DEVICE_ID) : 0xffff;
Patrick Rudolph9a016232019-08-14 12:10:48 +0200253 }
254
255 switch (mch_id) {
Maxim Polyakov24ba8502019-08-29 18:40:19 +0300256 case PCI_DEVICE_ID_INTEL_SKL_ID_S_2: /* fallthrough */
257 case PCI_DEVICE_ID_INTEL_SKL_ID_S_4: /* fallthrough */
258 case PCI_DEVICE_ID_INTEL_KBL_ID_S: /* fallthrough */
259 case PCI_DEVICE_ID_INTEL_KBL_ID_DT: /* fallthrough */
Patrick Rudolph9a016232019-08-14 12:10:48 +0200260 case PCI_DEVICE_ID_INTEL_KBL_ID_DT_2: {
Maxim Polyakov24ba8502019-08-29 18:40:19 +0300261 /* SA Loadline is not specified */
262 const uint16_t loadline[NUM_VR_DOMAINS] =
263 VR_CFG_ALL_DOMAINS_LOADLINE(0, 2.1, 3.1, 3.1);
Patrick Rudolph9a016232019-08-14 12:10:48 +0200264 return loadline[domain];
265 }
Maxim Polyakov24ba8502019-08-29 18:40:19 +0300266 case PCI_DEVICE_ID_INTEL_SKL_ID_H_2: /* fallthrough */
267 case PCI_DEVICE_ID_INTEL_SKL_ID_H_EM: /* fallthrough */
268 case PCI_DEVICE_ID_INTEL_SKL_ID_H_4: /* fallthrough */
Patrick Rudolph9a016232019-08-14 12:10:48 +0200269 case PCI_DEVICE_ID_INTEL_KBL_ID_H: {
Maxim Polyakov24ba8502019-08-29 18:40:19 +0300270 const uint16_t loadline[NUM_VR_DOMAINS] =
271 VR_CFG_ALL_DOMAINS_LOADLINE(10, 1.8, 2.65, 2.65);
272
273 if (igd_id == PCI_DEVICE_ID_INTEL_SKL_GT4_SHALM) {
274 const uint16_t loadline_gt4[NUM_VR_DOMAINS] =
275 VR_CFG_ALL_DOMAINS_LOADLINE(6, 1.6, 1.4, 6);
276 return loadline_gt4[domain];
277 }
Patrick Rudolph9a016232019-08-14 12:10:48 +0200278
279 return loadline[domain];
280 }
Maxim Polyakov24ba8502019-08-29 18:40:19 +0300281 case PCI_DEVICE_ID_INTEL_SKL_ID_Y: /* fallthrough */
Patrick Rudolph9a016232019-08-14 12:10:48 +0200282 case PCI_DEVICE_ID_INTEL_KBL_ID_Y: {
Maxim Polyakov24ba8502019-08-29 18:40:19 +0300283 uint16_t loadline[NUM_VR_DOMAINS] =
284 VR_CFG_ALL_DOMAINS_LOADLINE(18, 5.9, 5.7, 5.7);
Patrick Rudolph9a016232019-08-14 12:10:48 +0200285
286 if (igd_id == PCI_DEVICE_ID_INTEL_AML_GT2_ULX)
287 loadline[VR_IA_CORE] = VR_CFG_MOHMS(4);
288
289 return loadline[domain];
290 }
Maxim Polyakov24ba8502019-08-29 18:40:19 +0300291 case PCI_DEVICE_ID_INTEL_SKL_ID_U: /* fallthrough */
292 case PCI_DEVICE_ID_INTEL_KBL_U_R: /* fallthrough */
Patrick Rudolph9a016232019-08-14 12:10:48 +0200293 case PCI_DEVICE_ID_INTEL_KBL_ID_U: {
Maxim Polyakov24ba8502019-08-29 18:40:19 +0300294 uint16_t loadline[NUM_VR_DOMAINS] =
295 VR_CFG_ALL_DOMAINS_LOADLINE(10.3, 2.4, 3.1, 3.1);
Patrick Rudolph9a016232019-08-14 12:10:48 +0200296
Maxim Polyakov24ba8502019-08-29 18:40:19 +0300297 if ((igd_id == PCI_DEVICE_ID_INTEL_SKL_GT3E_SULTM_1) ||
298 (igd_id == PCI_DEVICE_ID_INTEL_SKL_GT3E_SULTM_2) ||
299 (igd_id == PCI_DEVICE_ID_INTEL_KBL_GT3E_SULTM_1) ||
Maxim Polyakov9d68cb22019-10-03 17:07:21 +0300300 (igd_id == PCI_DEVICE_ID_INTEL_KBL_GT3E_SULTM_2)) {
Maxim Polyakov72359132019-10-03 16:50:04 +0300301 loadline[VR_GT_UNSLICED] = VR_CFG_MOHMS(2);
Patrick Rudolph9a016232019-08-14 12:10:48 +0200302 loadline[VR_GT_SLICED] = VR_CFG_MOHMS(6);
303 }
304
305 return loadline[domain];
306 }
307 default:
Maxim Polyakov5f257602019-10-27 15:01:27 +0300308 printk(BIOS_ERR, "ERROR: Unknown MCH (0x%x) in VR-config\n", mch_id);
Patrick Rudolph9a016232019-08-14 12:10:48 +0200309 }
310 return 0;
311}
Patrick Rudolph9a016232019-08-14 12:10:48 +0200312
Rizwan Qureshi1222a732016-08-23 14:31:23 +0530313void fill_vr_domain_config(void *params,
314 int domain, const struct vr_config *chip_cfg)
Aaron Durbindf214402015-12-14 16:44:26 -0600315{
Rizwan Qureshi1222a732016-08-23 14:31:23 +0530316 FSP_SIL_UPD *vr_params = (FSP_SIL_UPD *)params;
Aaron Durbindf214402015-12-14 16:44:26 -0600317 const struct vr_config *cfg;
318
319 if (domain < 0 || domain >= NUM_VR_DOMAINS)
320 return;
321
322 /* Use device tree override if requested. */
323 if (chip_cfg->vr_config_enable)
324 cfg = chip_cfg;
325 else
326 cfg = &default_configs[domain];
327
Rizwan Qureshi1222a732016-08-23 14:31:23 +0530328 vr_params->VrConfigEnable[domain] = cfg->vr_config_enable;
329 vr_params->Psi1Threshold[domain] = cfg->psi1threshold;
330 vr_params->Psi2Threshold[domain] = cfg->psi2threshold;
331 vr_params->Psi3Threshold[domain] = cfg->psi3threshold;
332 vr_params->Psi3Enable[domain] = cfg->psi3enable;
333 vr_params->Psi4Enable[domain] = cfg->psi4enable;
334 vr_params->ImonSlope[domain] = cfg->imon_slope;
335 vr_params->ImonOffset[domain] = cfg->imon_offset;
Patrick Rudolphb824f7d2019-12-09 08:56:39 +0100336
Patrick Rudolph50aebaf82019-08-14 10:07:38 +0200337 /* If board provided non-zero value, use it. */
338 if (cfg->icc_max)
339 vr_params->IccMax[domain] = cfg->icc_max;
340 else
341 vr_params->IccMax[domain] = get_sku_icc_max(domain);
Rizwan Qureshi1222a732016-08-23 14:31:23 +0530342 vr_params->VrVoltageLimit[domain] = cfg->voltage_limit;
Duncan Laurie86db4692017-03-14 16:40:06 -0700343
Patrick Rudolph9a016232019-08-14 12:10:48 +0200344 if (cfg->ac_loadline)
345 vr_params->AcLoadline[domain] = cfg->ac_loadline;
346 else
347 vr_params->AcLoadline[domain] = get_sku_ac_dc_loadline(domain);
348 if (cfg->dc_loadline)
349 vr_params->DcLoadline[domain] = cfg->dc_loadline;
350 else
351 vr_params->DcLoadline[domain] = get_sku_ac_dc_loadline(domain);
Aaron Durbindf214402015-12-14 16:44:26 -0600352}