blob: de603386c3308aac11b944f6a8140d59e2974bac [file] [log] [blame]
Angel Pons4b429832020-04-02 23:48:50 +02001/* SPDX-License-Identifier: GPL-2.0-only */
Damien Zammit43a1f782015-08-19 15:16:59 +10002
Arthur Heymans17ad4592018-08-06 15:35:28 +02003#include <cbmem.h>
Damien Zammit43a1f782015-08-19 15:16:59 +10004#include <console/console.h>
Elyes HAOUAS748caed2019-12-19 17:02:08 +01005#include <device/pci_def.h>
Kyösti Mälkkif1b58b72019-03-01 13:43:02 +02006#include <device/pci_ops.h>
Damien Zammit43a1f782015-08-19 15:16:59 +10007#include <stdint.h>
8#include <device/device.h>
Damien Zammit43a1f782015-08-19 15:16:59 +10009#include <boot/tables.h>
Furquan Shaikh76cedd22020-05-02 10:24:23 -070010#include <acpi/acpi.h>
Angel Pons2a8ceef2020-09-15 12:23:45 +020011#include <northbridge/intel/x4x/memmap.h>
Damien Zammit43a1f782015-08-19 15:16:59 +100012#include <northbridge/intel/x4x/chip.h>
13#include <northbridge/intel/x4x/x4x.h>
Kyösti Mälkkif091f4d2019-08-14 03:49:21 +030014#include <cpu/intel/smm_reloc.h>
Damien Zammit43a1f782015-08-19 15:16:59 +100015
Arthur Heymans4c4f56a2017-02-27 13:46:11 +010016static const int legacy_hole_base_k = 0xa0000 / 1024;
17
Elyes HAOUASfea02e12018-02-08 14:59:03 +010018static void mch_domain_read_resources(struct device *dev)
Damien Zammit43a1f782015-08-19 15:16:59 +100019{
Arthur Heymans4c65bfc2018-04-10 13:34:24 +020020 u8 index;
Damien Zammit43a1f782015-08-19 15:16:59 +100021 u64 tom, touud;
Arthur Heymans4c65bfc2018-04-10 13:34:24 +020022 u32 tomk, tolud, delta_cbmem;
Damien Zammit43a1f782015-08-19 15:16:59 +100023 u32 uma_sizek = 0;
24
Damien Zammit9fb08f52016-01-22 18:56:23 +110025 const u32 top32memk = 4 * (GiB / KiB);
26 index = 3;
27
Damien Zammit43a1f782015-08-19 15:16:59 +100028 pci_domain_read_resources(dev);
29
Kyösti Mälkkic70eed12018-05-22 02:18:00 +030030 struct device *mch = pcidev_on_root(0, 0);
Arthur Heymansc6e13b62018-06-26 21:06:38 +020031
Damien Zammit43a1f782015-08-19 15:16:59 +100032 /* Top of Upper Usable DRAM, including remap */
Arthur Heymansc6e13b62018-06-26 21:06:38 +020033 touud = pci_read_config16(mch, D0F0_TOUUD);
Damien Zammit43a1f782015-08-19 15:16:59 +100034 touud <<= 20;
35
36 /* Top of Lower Usable DRAM */
Arthur Heymansc6e13b62018-06-26 21:06:38 +020037 tolud = pci_read_config16(mch, D0F0_TOLUD) & 0xfff0;
Damien Zammit43a1f782015-08-19 15:16:59 +100038 tolud <<= 16;
39
40 /* Top of Memory - does not account for any UMA */
Arthur Heymansc6e13b62018-06-26 21:06:38 +020041 tom = pci_read_config16(mch, D0F0_TOM) & 0x01ff;
Damien Zammit43a1f782015-08-19 15:16:59 +100042 tom <<= 26;
43
44 printk(BIOS_DEBUG, "TOUUD 0x%llx TOLUD 0x%08x TOM 0x%llx\n",
45 touud, tolud, tom);
46
47 tomk = tolud >> 10;
48
49 /* Graphics memory comes next */
Arthur Heymans4c4f56a2017-02-27 13:46:11 +010050
Arthur Heymansc6e13b62018-06-26 21:06:38 +020051 const u16 ggc = pci_read_config16(mch, D0F0_GGC);
Damien Zammit43a1f782015-08-19 15:16:59 +100052 printk(BIOS_DEBUG, "IGD decoded, subtracting ");
53
54 /* Graphics memory */
55 const u32 gms_sizek = decode_igd_memory_size((ggc >> 4) & 0xf);
56 printk(BIOS_DEBUG, "%uM UMA", gms_sizek >> 10);
Arthur Heymans4c4f56a2017-02-27 13:46:11 +010057 tomk -= gms_sizek;
58 uma_sizek += gms_sizek;
Damien Zammit43a1f782015-08-19 15:16:59 +100059
60 /* GTT Graphics Stolen Memory Size (GGMS) */
61 const u32 gsm_sizek = decode_igd_gtt_size((ggc >> 8) & 0xf);
62 printk(BIOS_DEBUG, " and %uM GTT\n", gsm_sizek >> 10);
Arthur Heymans4c4f56a2017-02-27 13:46:11 +010063 tomk -= gsm_sizek;
64 uma_sizek += gsm_sizek;
Damien Zammit43a1f782015-08-19 15:16:59 +100065
Arthur Heymans4c4f56a2017-02-27 13:46:11 +010066 printk(BIOS_DEBUG, "TSEG decoded, subtracting ");
Arthur Heymans4c65bfc2018-04-10 13:34:24 +020067 const u32 tseg_sizek = decode_tseg_size(
68 pci_read_config8(dev, D0F0_ESMRAMC)) >> 10;
Arthur Heymans4c4f56a2017-02-27 13:46:11 +010069 uma_sizek += tseg_sizek;
70 tomk -= tseg_sizek;
Damien Zammit43a1f782015-08-19 15:16:59 +100071
Arthur Heymans4c4f56a2017-02-27 13:46:11 +010072 printk(BIOS_DEBUG, "%dM\n", tseg_sizek >> 10);
73
Arthur Heymans17ad4592018-08-06 15:35:28 +020074 /* cbmem_top can be shifted downwards due to alignment.
75 Mark the region between cbmem_top and tomk as unusable */
76 delta_cbmem = tomk - ((uint32_t)cbmem_top() >> 10);
77 tomk -= delta_cbmem;
78 uma_sizek += delta_cbmem;
79
80 printk(BIOS_DEBUG, "Unused RAM between cbmem_top and TOM: 0x%xK\n",
81 delta_cbmem);
82
Arthur Heymans4c4f56a2017-02-27 13:46:11 +010083 printk(BIOS_INFO, "Available memory below 4GB: %uM\n", tomk >> 10);
Damien Zammit43a1f782015-08-19 15:16:59 +100084
85 /* Report the memory regions */
Arthur Heymans4c4f56a2017-02-27 13:46:11 +010086 ram_resource(dev, index++, 0, legacy_hole_base_k);
87 mmio_resource(dev, index++, legacy_hole_base_k,
88 (0xc0000 >> 10) - legacy_hole_base_k);
89 reserved_ram_resource(dev, index++, 0xc0000 >> 10,
90 (0x100000 - 0xc0000) >> 10);
91 ram_resource(dev, index++, 0x100000 >> 10, (tomk - (0x100000 >> 10)));
Damien Zammit43a1f782015-08-19 15:16:59 +100092
93 /*
94 * If >= 4GB installed then memory from TOLUD to 4GB
95 * is remapped above TOM, TOUUD will account for both
96 */
97 touud >>= 10; /* Convert to KB */
Damien Zammit9fb08f52016-01-22 18:56:23 +110098 if (touud > top32memk) {
99 ram_resource(dev, index++, top32memk, touud - top32memk);
Damien Zammit43a1f782015-08-19 15:16:59 +1000100 printk(BIOS_INFO, "Available memory above 4GB: %lluM\n",
Damien Zammit9fb08f52016-01-22 18:56:23 +1100101 (touud - top32memk) >> 10);
Damien Zammit43a1f782015-08-19 15:16:59 +1000102 }
103
104 printk(BIOS_DEBUG, "Adding UMA memory area base=0x%08x "
Arthur Heymans4c4f56a2017-02-27 13:46:11 +0100105 "size=0x%08x\n", tomk << 10, uma_sizek << 10);
106 uma_resource(dev, index++, tomk, uma_sizek);
Damien Zammit43a1f782015-08-19 15:16:59 +1000107
Damien Zammit9fb08f52016-01-22 18:56:23 +1100108 /* Reserve high memory where the NB BARs are up to 4GiB */
109 fixed_mem_resource(dev, index++, DEFAULT_HECIBAR >> 10,
110 top32memk - (DEFAULT_HECIBAR >> 10),
111 IORESOURCE_RESERVE);
Damien Zammit43a1f782015-08-19 15:16:59 +1000112
Angel Ponsbbc80f42021-01-20 13:23:18 +0100113 mmconf_resource(dev, index++);
Damien Zammit43a1f782015-08-19 15:16:59 +1000114}
115
Elyes HAOUASfea02e12018-02-08 14:59:03 +0100116static void mch_domain_set_resources(struct device *dev)
Damien Zammit43a1f782015-08-19 15:16:59 +1000117{
Damien Zammit9fb08f52016-01-22 18:56:23 +1100118 struct resource *res;
Damien Zammit43a1f782015-08-19 15:16:59 +1000119
Damien Zammit9fb08f52016-01-22 18:56:23 +1100120 for (res = dev->resource_list; res; res = res->next)
121 report_resource_stored(dev, res, "");
Damien Zammit43a1f782015-08-19 15:16:59 +1000122
123 assign_resources(dev->link_list);
124}
125
Elyes HAOUASfea02e12018-02-08 14:59:03 +0100126static void mch_domain_init(struct device *dev)
Damien Zammit43a1f782015-08-19 15:16:59 +1000127{
Damien Zammit43a1f782015-08-19 15:16:59 +1000128 /* Enable SERR */
Elyes HAOUAS5ac723e2020-04-29 09:09:12 +0200129 pci_or_config16(dev, PCI_COMMAND, PCI_COMMAND_SERR);
Damien Zammit43a1f782015-08-19 15:16:59 +1000130}
131
Arthur Heymansa8a9f342017-12-24 08:11:13 +0100132static const char *northbridge_acpi_name(const struct device *dev)
133{
134 if (dev->path.type == DEVICE_PATH_DOMAIN)
135 return "PCI0";
136
137 if (dev->path.type != DEVICE_PATH_PCI || dev->bus->secondary != 0)
138 return NULL;
139
140 switch (dev->path.pci.devfn) {
141 case PCI_DEVFN(0, 0):
142 return "MCHC";
143 }
144
145 return NULL;
146}
147
Arthur Heymans4c65bfc2018-04-10 13:34:24 +0200148void northbridge_write_smram(u8 smram)
149{
Kyösti Mälkkic70eed12018-05-22 02:18:00 +0300150 struct device *dev = pcidev_on_root(0, 0);
Arthur Heymans4c65bfc2018-04-10 13:34:24 +0200151
152 if (dev == NULL)
153 die("could not find pci 00:00.0!\n");
154
155 pci_write_config8(dev, D0F0_SMRAM, smram);
156}
157
Damien Zammit43a1f782015-08-19 15:16:59 +1000158static struct device_operations pci_domain_ops = {
159 .read_resources = mch_domain_read_resources,
160 .set_resources = mch_domain_set_resources,
Damien Zammit43a1f782015-08-19 15:16:59 +1000161 .init = mch_domain_init,
162 .scan_bus = pci_domain_scan_bus,
Damien Zammit43a1f782015-08-19 15:16:59 +1000163 .write_acpi_tables = northbridge_write_acpi_tables,
Nico Huber68680dd2020-03-31 17:34:52 +0200164 .acpi_fill_ssdt = generate_cpu_entries,
Arthur Heymansa8a9f342017-12-24 08:11:13 +0100165 .acpi_name = northbridge_acpi_name,
Damien Zammit43a1f782015-08-19 15:16:59 +1000166};
167
Damien Zammit43a1f782015-08-19 15:16:59 +1000168static struct device_operations cpu_bus_ops = {
Nico Huber2f8ba692020-04-05 14:05:24 +0200169 .read_resources = noop_read_resources,
170 .set_resources = noop_set_resources,
Kyösti Mälkkib3267e02019-08-13 16:44:04 +0300171 .init = mp_cpu_bus_init,
Damien Zammit43a1f782015-08-19 15:16:59 +1000172};
173
Elyes HAOUASfea02e12018-02-08 14:59:03 +0100174static void enable_dev(struct device *dev)
Damien Zammit43a1f782015-08-19 15:16:59 +1000175{
176 /* Set the operations if it is a special bus type */
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100177 if (dev->path.type == DEVICE_PATH_DOMAIN)
Damien Zammit43a1f782015-08-19 15:16:59 +1000178 dev->ops = &pci_domain_ops;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100179 else if (dev->path.type == DEVICE_PATH_CPU_CLUSTER)
Damien Zammit43a1f782015-08-19 15:16:59 +1000180 dev->ops = &cpu_bus_ops;
Damien Zammit43a1f782015-08-19 15:16:59 +1000181}
182
Arthur Heymansa854c9d2019-11-27 21:53:01 +0100183static void hide_pci_fn(const int dev_bit_base, const struct device *dev)
184{
185 if (!dev || dev->enabled)
186 return;
187 const unsigned int fn = PCI_FUNC(dev->path.pci.devfn);
188 const struct device *const d0f0 = pcidev_on_root(0, 0);
189 pci_update_config32(d0f0, D0F0_DEVEN, ~(1 << (dev_bit_base + fn)), 0);
190}
191
192static void hide_pci_dev(const int dev, int functions, const int dev_bit_base)
193{
194 for (; functions >= 0; functions--)
195 hide_pci_fn(dev_bit_base, pcidev_on_root(dev, functions));
196}
197
Damien Zammit43a1f782015-08-19 15:16:59 +1000198static void x4x_init(void *const chip_info)
199{
Kyösti Mälkki98a91742018-05-21 21:29:16 +0300200 struct device *const d0f0 = pcidev_on_root(0x0, 0);
Damien Zammit43a1f782015-08-19 15:16:59 +1000201
202 /* Hide internal functions based on devicetree info. */
Arthur Heymansa854c9d2019-11-27 21:53:01 +0100203 hide_pci_dev(6, 0, 13); /* PEG1: only on P45 */
204 hide_pci_dev(3, 3, 6); /* ME */
205 hide_pci_dev(2, 1, 3); /* IGD */
206 hide_pci_dev(1, 0, 1); /* PEG0 */
Damien Zammit43a1f782015-08-19 15:16:59 +1000207
208 const u32 deven = pci_read_config32(d0f0, D0F0_DEVEN);
209 if (!(deven & (0xf << 6)))
210 pci_write_config32(d0f0, D0F0_DEVEN, deven & ~(1 << 14));
211}
212
213struct chip_operations northbridge_intel_x4x_ops = {
214 CHIP_NAME("Intel 4-Series Northbridge")
215 .enable_dev = enable_dev,
216 .init = x4x_init,
217};