blob: 9c32dae275c793b96711136a27ad42ef4030cd87 [file] [log] [blame]
Angel Pons4b429832020-04-02 23:48:50 +02001/* SPDX-License-Identifier: GPL-2.0-only */
Damien Zammit43a1f782015-08-19 15:16:59 +10002
Arthur Heymans17ad4592018-08-06 15:35:28 +02003#include <cbmem.h>
Damien Zammit43a1f782015-08-19 15:16:59 +10004#include <console/console.h>
Elyes HAOUAS748caed2019-12-19 17:02:08 +01005#include <device/pci_def.h>
Kyösti Mälkkif1b58b72019-03-01 13:43:02 +02006#include <device/pci_ops.h>
Damien Zammit43a1f782015-08-19 15:16:59 +10007#include <stdint.h>
8#include <device/device.h>
Damien Zammit43a1f782015-08-19 15:16:59 +10009#include <boot/tables.h>
Furquan Shaikh76cedd22020-05-02 10:24:23 -070010#include <acpi/acpi.h>
Damien Zammit9fb08f52016-01-22 18:56:23 +110011#include <northbridge/intel/x4x/iomap.h>
Damien Zammit43a1f782015-08-19 15:16:59 +100012#include <northbridge/intel/x4x/chip.h>
13#include <northbridge/intel/x4x/x4x.h>
Kyösti Mälkkif091f4d2019-08-14 03:49:21 +030014#include <cpu/intel/smm_reloc.h>
Damien Zammit43a1f782015-08-19 15:16:59 +100015
Arthur Heymans4c4f56a2017-02-27 13:46:11 +010016static const int legacy_hole_base_k = 0xa0000 / 1024;
17
Elyes HAOUASfea02e12018-02-08 14:59:03 +010018static void mch_domain_read_resources(struct device *dev)
Damien Zammit43a1f782015-08-19 15:16:59 +100019{
Arthur Heymans4c65bfc2018-04-10 13:34:24 +020020 u8 index;
Damien Zammit43a1f782015-08-19 15:16:59 +100021 u64 tom, touud;
Arthur Heymans4c65bfc2018-04-10 13:34:24 +020022 u32 tomk, tolud, delta_cbmem;
Damien Zammit43a1f782015-08-19 15:16:59 +100023 u32 pcie_config_base, pcie_config_size;
24 u32 uma_sizek = 0;
25
Damien Zammit9fb08f52016-01-22 18:56:23 +110026 const u32 top32memk = 4 * (GiB / KiB);
27 index = 3;
28
Damien Zammit43a1f782015-08-19 15:16:59 +100029 pci_domain_read_resources(dev);
30
Kyösti Mälkkic70eed12018-05-22 02:18:00 +030031 struct device *mch = pcidev_on_root(0, 0);
Arthur Heymansc6e13b62018-06-26 21:06:38 +020032
Damien Zammit43a1f782015-08-19 15:16:59 +100033 /* Top of Upper Usable DRAM, including remap */
Arthur Heymansc6e13b62018-06-26 21:06:38 +020034 touud = pci_read_config16(mch, D0F0_TOUUD);
Damien Zammit43a1f782015-08-19 15:16:59 +100035 touud <<= 20;
36
37 /* Top of Lower Usable DRAM */
Arthur Heymansc6e13b62018-06-26 21:06:38 +020038 tolud = pci_read_config16(mch, D0F0_TOLUD) & 0xfff0;
Damien Zammit43a1f782015-08-19 15:16:59 +100039 tolud <<= 16;
40
41 /* Top of Memory - does not account for any UMA */
Arthur Heymansc6e13b62018-06-26 21:06:38 +020042 tom = pci_read_config16(mch, D0F0_TOM) & 0x01ff;
Damien Zammit43a1f782015-08-19 15:16:59 +100043 tom <<= 26;
44
45 printk(BIOS_DEBUG, "TOUUD 0x%llx TOLUD 0x%08x TOM 0x%llx\n",
46 touud, tolud, tom);
47
48 tomk = tolud >> 10;
49
50 /* Graphics memory comes next */
Arthur Heymans4c4f56a2017-02-27 13:46:11 +010051
Arthur Heymansc6e13b62018-06-26 21:06:38 +020052 const u16 ggc = pci_read_config16(mch, D0F0_GGC);
Damien Zammit43a1f782015-08-19 15:16:59 +100053 printk(BIOS_DEBUG, "IGD decoded, subtracting ");
54
55 /* Graphics memory */
56 const u32 gms_sizek = decode_igd_memory_size((ggc >> 4) & 0xf);
57 printk(BIOS_DEBUG, "%uM UMA", gms_sizek >> 10);
Arthur Heymans4c4f56a2017-02-27 13:46:11 +010058 tomk -= gms_sizek;
59 uma_sizek += gms_sizek;
Damien Zammit43a1f782015-08-19 15:16:59 +100060
61 /* GTT Graphics Stolen Memory Size (GGMS) */
62 const u32 gsm_sizek = decode_igd_gtt_size((ggc >> 8) & 0xf);
63 printk(BIOS_DEBUG, " and %uM GTT\n", gsm_sizek >> 10);
Arthur Heymans4c4f56a2017-02-27 13:46:11 +010064 tomk -= gsm_sizek;
65 uma_sizek += gsm_sizek;
Damien Zammit43a1f782015-08-19 15:16:59 +100066
Arthur Heymans4c4f56a2017-02-27 13:46:11 +010067 printk(BIOS_DEBUG, "TSEG decoded, subtracting ");
Arthur Heymans4c65bfc2018-04-10 13:34:24 +020068 const u32 tseg_sizek = decode_tseg_size(
69 pci_read_config8(dev, D0F0_ESMRAMC)) >> 10;
Arthur Heymans4c4f56a2017-02-27 13:46:11 +010070 uma_sizek += tseg_sizek;
71 tomk -= tseg_sizek;
Damien Zammit43a1f782015-08-19 15:16:59 +100072
Arthur Heymans4c4f56a2017-02-27 13:46:11 +010073 printk(BIOS_DEBUG, "%dM\n", tseg_sizek >> 10);
74
Arthur Heymans17ad4592018-08-06 15:35:28 +020075 /* cbmem_top can be shifted downwards due to alignment.
76 Mark the region between cbmem_top and tomk as unusable */
77 delta_cbmem = tomk - ((uint32_t)cbmem_top() >> 10);
78 tomk -= delta_cbmem;
79 uma_sizek += delta_cbmem;
80
81 printk(BIOS_DEBUG, "Unused RAM between cbmem_top and TOM: 0x%xK\n",
82 delta_cbmem);
83
Arthur Heymans4c4f56a2017-02-27 13:46:11 +010084 printk(BIOS_INFO, "Available memory below 4GB: %uM\n", tomk >> 10);
Damien Zammit43a1f782015-08-19 15:16:59 +100085
86 /* Report the memory regions */
Arthur Heymans4c4f56a2017-02-27 13:46:11 +010087 ram_resource(dev, index++, 0, legacy_hole_base_k);
88 mmio_resource(dev, index++, legacy_hole_base_k,
89 (0xc0000 >> 10) - legacy_hole_base_k);
90 reserved_ram_resource(dev, index++, 0xc0000 >> 10,
91 (0x100000 - 0xc0000) >> 10);
92 ram_resource(dev, index++, 0x100000 >> 10, (tomk - (0x100000 >> 10)));
Damien Zammit43a1f782015-08-19 15:16:59 +100093
94 /*
95 * If >= 4GB installed then memory from TOLUD to 4GB
96 * is remapped above TOM, TOUUD will account for both
97 */
98 touud >>= 10; /* Convert to KB */
Damien Zammit9fb08f52016-01-22 18:56:23 +110099 if (touud > top32memk) {
100 ram_resource(dev, index++, top32memk, touud - top32memk);
Damien Zammit43a1f782015-08-19 15:16:59 +1000101 printk(BIOS_INFO, "Available memory above 4GB: %lluM\n",
Damien Zammit9fb08f52016-01-22 18:56:23 +1100102 (touud - top32memk) >> 10);
Damien Zammit43a1f782015-08-19 15:16:59 +1000103 }
104
105 printk(BIOS_DEBUG, "Adding UMA memory area base=0x%08x "
Arthur Heymans4c4f56a2017-02-27 13:46:11 +0100106 "size=0x%08x\n", tomk << 10, uma_sizek << 10);
107 uma_resource(dev, index++, tomk, uma_sizek);
Damien Zammit43a1f782015-08-19 15:16:59 +1000108
Damien Zammit9fb08f52016-01-22 18:56:23 +1100109 /* Reserve high memory where the NB BARs are up to 4GiB */
110 fixed_mem_resource(dev, index++, DEFAULT_HECIBAR >> 10,
111 top32memk - (DEFAULT_HECIBAR >> 10),
112 IORESOURCE_RESERVE);
Damien Zammit43a1f782015-08-19 15:16:59 +1000113
114 if (decode_pciebar(&pcie_config_base, &pcie_config_size)) {
115 printk(BIOS_DEBUG, "Adding PCIe config bar base=0x%08x "
116 "size=0x%x\n", pcie_config_base, pcie_config_size);
Damien Zammit9fb08f52016-01-22 18:56:23 +1100117 fixed_mem_resource(dev, index++, pcie_config_base >> 10,
Damien Zammit43a1f782015-08-19 15:16:59 +1000118 pcie_config_size >> 10, IORESOURCE_RESERVE);
119 }
120}
121
Elyes HAOUASfea02e12018-02-08 14:59:03 +0100122static void mch_domain_set_resources(struct device *dev)
Damien Zammit43a1f782015-08-19 15:16:59 +1000123{
Damien Zammit9fb08f52016-01-22 18:56:23 +1100124 struct resource *res;
Damien Zammit43a1f782015-08-19 15:16:59 +1000125
Damien Zammit9fb08f52016-01-22 18:56:23 +1100126 for (res = dev->resource_list; res; res = res->next)
127 report_resource_stored(dev, res, "");
Damien Zammit43a1f782015-08-19 15:16:59 +1000128
129 assign_resources(dev->link_list);
130}
131
Elyes HAOUASfea02e12018-02-08 14:59:03 +0100132static void mch_domain_init(struct device *dev)
Damien Zammit43a1f782015-08-19 15:16:59 +1000133{
Damien Zammit43a1f782015-08-19 15:16:59 +1000134 /* Enable SERR */
Elyes HAOUAS5ac723e2020-04-29 09:09:12 +0200135 pci_or_config16(dev, PCI_COMMAND, PCI_COMMAND_SERR);
Damien Zammit43a1f782015-08-19 15:16:59 +1000136}
137
Arthur Heymansa8a9f342017-12-24 08:11:13 +0100138static const char *northbridge_acpi_name(const struct device *dev)
139{
140 if (dev->path.type == DEVICE_PATH_DOMAIN)
141 return "PCI0";
142
143 if (dev->path.type != DEVICE_PATH_PCI || dev->bus->secondary != 0)
144 return NULL;
145
146 switch (dev->path.pci.devfn) {
147 case PCI_DEVFN(0, 0):
148 return "MCHC";
149 }
150
151 return NULL;
152}
153
Arthur Heymans4c65bfc2018-04-10 13:34:24 +0200154void northbridge_write_smram(u8 smram)
155{
Kyösti Mälkkic70eed12018-05-22 02:18:00 +0300156 struct device *dev = pcidev_on_root(0, 0);
Arthur Heymans4c65bfc2018-04-10 13:34:24 +0200157
158 if (dev == NULL)
159 die("could not find pci 00:00.0!\n");
160
161 pci_write_config8(dev, D0F0_SMRAM, smram);
162}
163
Damien Zammit43a1f782015-08-19 15:16:59 +1000164static struct device_operations pci_domain_ops = {
165 .read_resources = mch_domain_read_resources,
166 .set_resources = mch_domain_set_resources,
Damien Zammit43a1f782015-08-19 15:16:59 +1000167 .init = mch_domain_init,
168 .scan_bus = pci_domain_scan_bus,
Damien Zammit43a1f782015-08-19 15:16:59 +1000169 .write_acpi_tables = northbridge_write_acpi_tables,
Nico Huber68680dd2020-03-31 17:34:52 +0200170 .acpi_fill_ssdt = generate_cpu_entries,
Arthur Heymansa8a9f342017-12-24 08:11:13 +0100171 .acpi_name = northbridge_acpi_name,
Damien Zammit43a1f782015-08-19 15:16:59 +1000172};
173
Damien Zammit43a1f782015-08-19 15:16:59 +1000174static struct device_operations cpu_bus_ops = {
Nico Huber2f8ba692020-04-05 14:05:24 +0200175 .read_resources = noop_read_resources,
176 .set_resources = noop_set_resources,
Kyösti Mälkkib3267e02019-08-13 16:44:04 +0300177 .init = mp_cpu_bus_init,
Damien Zammit43a1f782015-08-19 15:16:59 +1000178};
179
Elyes HAOUASfea02e12018-02-08 14:59:03 +0100180static void enable_dev(struct device *dev)
Damien Zammit43a1f782015-08-19 15:16:59 +1000181{
182 /* Set the operations if it is a special bus type */
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100183 if (dev->path.type == DEVICE_PATH_DOMAIN)
Damien Zammit43a1f782015-08-19 15:16:59 +1000184 dev->ops = &pci_domain_ops;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100185 else if (dev->path.type == DEVICE_PATH_CPU_CLUSTER)
Damien Zammit43a1f782015-08-19 15:16:59 +1000186 dev->ops = &cpu_bus_ops;
Damien Zammit43a1f782015-08-19 15:16:59 +1000187}
188
Arthur Heymansa854c9d2019-11-27 21:53:01 +0100189static void hide_pci_fn(const int dev_bit_base, const struct device *dev)
190{
191 if (!dev || dev->enabled)
192 return;
193 const unsigned int fn = PCI_FUNC(dev->path.pci.devfn);
194 const struct device *const d0f0 = pcidev_on_root(0, 0);
195 pci_update_config32(d0f0, D0F0_DEVEN, ~(1 << (dev_bit_base + fn)), 0);
196}
197
198static void hide_pci_dev(const int dev, int functions, const int dev_bit_base)
199{
200 for (; functions >= 0; functions--)
201 hide_pci_fn(dev_bit_base, pcidev_on_root(dev, functions));
202}
203
Damien Zammit43a1f782015-08-19 15:16:59 +1000204static void x4x_init(void *const chip_info)
205{
Kyösti Mälkki98a91742018-05-21 21:29:16 +0300206 struct device *const d0f0 = pcidev_on_root(0x0, 0);
Damien Zammit43a1f782015-08-19 15:16:59 +1000207
208 /* Hide internal functions based on devicetree info. */
Arthur Heymansa854c9d2019-11-27 21:53:01 +0100209 hide_pci_dev(6, 0, 13); /* PEG1: only on P45 */
210 hide_pci_dev(3, 3, 6); /* ME */
211 hide_pci_dev(2, 1, 3); /* IGD */
212 hide_pci_dev(1, 0, 1); /* PEG0 */
Damien Zammit43a1f782015-08-19 15:16:59 +1000213
214 const u32 deven = pci_read_config32(d0f0, D0F0_DEVEN);
215 if (!(deven & (0xf << 6)))
216 pci_write_config32(d0f0, D0F0_DEVEN, deven & ~(1 << 14));
217}
218
219struct chip_operations northbridge_intel_x4x_ops = {
220 CHIP_NAME("Intel 4-Series Northbridge")
221 .enable_dev = enable_dev,
222 .init = x4x_init,
223};